67
09/18/00 Rev 1.1
123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012345678901234567890121234567
123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012345678901234567890121234567
PI7C7100
3-Port PCI Bridge
ADVANCE INFORMATION
13.2.41 Config Register 1 or 2: Non-Posted Memory Base Register (read/write, bit 15-0; offset 70h)
This register defines the base address of the non-posted memory-mapped address range for forwarding the cycle through
the bridge. Upper twelve bits corresponding to address bits [31:20] are read/write. Lower 20 bits (19:0) are assumed to
be 00000h.
13.2.42 Config Register 1 or 2: Non-Posted Memory Limit Register (read/write, bit 31-16; offset 70h)
This register defines the upper limit address of the non-posted memory-mapped address range for forwarding the cycle
through the bridge. Upper twelve bits corresponding to address bits [31:20] are read/write. Lower 20 bits (19:0) are assumed
to be FFFFFh.
t
i
B
n
o
i
t
c
n
u
F
e
p
y
T
n
o
i
t
p
i
r
c
s
e
D
3
1
-
5
1
d
e
v
r
e
s
e
R
O
/
R
'
0
0
0
'
o
t
t
e
s
e
R
2
1
d
a
e
R
e
r
P
y
r
a
m
i
r
P
W
/
R
y
r
a
m
i
r
p
n
o
d
n
a
m
m
o
c
R
M
E
M
r
o
f
d
a
e
r
e
r
o
m
1
e
l
b
a
n
E
e
l
b
a
n
E
=
1
e
g
n
a
h
c
o
N
=
0
0
1
-
1
1
d
e
v
r
e
s
e
R
O
/
R
'
0
0
'
o
t
t
e
s
e
R
9
t
s
e
u
q
e
R
g
n
o
L
e
l
b
a
n
E
W
/
R
e
l
c
y
c
k
c
o
l
r
o
f
t
s
e
u
q
e
r
g
n
o
L
e
l
b
a
n
E
e
g
n
a
h
c
o
N
=
0
e
l
b
a
n
E
=
1
8
E
U
E
U
Q
T
D
t
e
s
e
R
W
/
R
e
u
e
u
Q
n
o
i
t
c
a
s
n
a
r
T
d
e
y
a
l
e
D
y
r
a
d
n
o
c
e
S
t
e
s
e
R
e
g
n
a
h
c
o
N
=
0
t
e
s
e
R
=
1
6
-
7
d
e
v
r
e
s
e
R
O
/
R
'
0
0
'
o
t
t
e
s
e
R
5
e
l
b
a
n
E
e
t
i
r
W
D
I
W
/
R
D
I
r
o
d
n
e
V
m
e
t
s
y
s
b
u
S
,
D
I
e
c
i
v
e
D
,
D
I
r
o
d
n
e
V
o
t
e
t
i
r
w
w
o
ll
A
.
e
c
a
p
s
n
o
i
t
a
r
u
g
i
f
n
o
c
e
h
t
n
i
D
I
m
e
t
s
y
s
b
u
S
d
n
a
t
c
e
t
o
r
p
e
t
i
r
W
=
0
e
l
b
a
n
e
e
t
i
r
W
=
1
0
o
t
t
e
s
e
R
4
W
M
E
M
y
r
a
d
n
o
c
e
S
e
l
b
a
n
E
s
a
il
A
d
n
a
m
m
o
C
W
/
R
d
e
t
s
o
p
-
n
o
n
g
n
i
h
c
t
a
m
r
o
f
m
s
i
n
a
h
c
e
m
n
o
i
t
c
e
t
e
d
s
'
e
g
d
i
r
b
e
h
t
s
l
o
r
t
n
o
C
.
e
c
a
f
r
e
t
n
i
y
r
a
d
n
o
c
e
s
n
o
r
o
t
a
i
t
i
n
i
m
o
r
f
e
l
c
y
c
y
r
t
e
r
e
t
i
r
w
y
r
o
m
e
m
t
c
a
x
e
e
b
o
t
s
a
h
d
n
a
m
m
o
C
=
0
I
W
M
E
M
o
t
t
n
e
l
a
v
i
u
q
e
s
i
W
M
E
M
=
1
0
o
t
t
e
s
e
R
3
R
M
E
M
y
r
a
d
n
o
c
e
S
e
l
b
a
n
E
s
a
il
A
d
n
a
m
m
o
C
W
/
R
d
a
e
r
y
r
o
m
e
m
g
n
i
h
c
t
a
m
r
o
f
m
s
i
n
a
h
c
e
m
n
o
i
t
c
e
t
e
d
s
'
e
g
d
i
r
b
e
h
t
s
l
o
r
t
n
o
C
.
e
c
a
f
r
e
t
n
i
y
r
a
d
n
o
c
e
s
n
o
r
o
t
a
i
t
i
n
i
m
o
r
f
e
l
c
y
c
y
r
t
e
r
t
c
a
x
e
e
b
o
t
s
a
h
d
n
a
m
m
o
C
=
0
M
R
M
E
M
r
o
L
R
M
E
M
o
t
t
n
e
l
a
v
i
u
q
e
s
i
R
M
E
M
=
1
0
o
t
t
e
s
e
R
2
W
M
E
M
y
r
a
m
i
r
P
e
l
b
a
n
E
s
a
il
A
d
n
a
m
m
o
C
W
/
R
d
e
t
s
o
p
-
n
o
n
g
n
i
h
c
t
a
m
r
o
f
m
s
i
n
a
h
c
e
m
n
o
i
t
c
e
t
e
d
s
'
e
g
d
i
r
b
e
h
t
s
l
o
r
t
n
o
C
.
e
c
a
f
r
e
t
n
i
y
r
a
m
i
r
p
n
o
r
o
t
a
i
t
i
n
i
m
o
r
f
e
l
c
y
c
y
r
t
e
r
e
t
i
r
w
y
r
o
m
e
m
t
c
a
x
e
e
b
o
t
s
a
h
d
n
a
m
m
o
C
=
0
I
W
M
E
M
o
t
t
n
e
l
a
v
i
u
q
e
s
i
W
M
E
M
=
1
0
o
t
t
e
s
e
R
1
R
M
E
M
y
r
a
m
i
r
P
e
l
b
a
n
E
s
a
il
A
d
n
a
m
m
o
C
W
/
R
d
a
e
r
y
r
o
m
e
m
g
n
i
h
c
t
a
m
r
o
f
m
s
i
n
a
h
c
e
m
n
o
i
t
c
e
t
e
d
s
'
e
g
d
i
r
b
e
h
t
s
l
o
r
t
n
o
C
.
e
c
a
f
r
e
t
n
i
y
r
a
m
i
r
p
n
o
r
o
t
a
i
t
i
n
i
m
o
r
f
e
l
c
y
c
y
r
t
e
r
t
c
a
x
e
e
b
o
t
s
a
h
d
n
a
m
m
o
C
=
0
M
R
M
E
M
r
o
L
R
M
E
M
o
t
t
n
e
l
a
v
i
u
q
e
s
i
R
M
E
M
=
1
0
o
t
t
e
s
e
R
0
y
r
a
d
n
o
c
e
S
d
a
e
R
e
r
P
W
/
R
.
y
r
a
d
n
o
c
e
s
n
o
d
n
a
m
m
o
c
R
M
E
M
r
o
f
d
a
e
r
e
r
o
m
1
e
l
b
a
n
E
e
l
b
a
s
i
d
=
0
e
l
b
a
n
e
=
1
0
o
t
t
e
s
e
R
13.2.43 Configuration Register 1: Port Option Register (bit 15-0; offset74h)