64
09/18/00 Rev 1.1
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456
12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456
PI7C7100
3-Port PCI Bridge
ADVANCE INFORMATION
t
i
B
n
o
i
t
c
n
u
F
e
p
y
T
n
o
i
t
p
i
r
c
s
e
D
1
1
-
5
1
d
e
v
r
e
s
e
R
O
/
R
'
0
0
0
0
0
'
o
t
t
e
s
e
R
9
-
0
1
e
d
o
M
t
s
e
T
W
/
R
e
r
a
r
e
t
n
u
o
c
f
o
s
t
i
b
ll
a
,
0
0
n
e
h
W
.
s
r
e
t
n
u
o
c
l
a
n
r
e
t
n
i
s
'
p
i
h
c
f
o
y
t
il
i
b
a
t
s
e
t
s
l
o
r
t
n
o
C
f
o
2
e
t
y
b
,
0
1
n
e
h
W
.
d
e
s
i
c
r
e
x
e
s
i
r
e
t
n
u
o
c
f
o
1
e
t
y
b
,
1
0
n
e
h
W
.
d
e
s
i
c
r
e
x
e
.
d
e
s
i
c
r
e
x
e
s
i
r
e
t
n
u
o
c
f
o
3
e
t
y
b
,
1
1
n
e
h
W
.
d
e
s
i
c
r
e
x
e
s
i
r
e
t
n
u
o
c
0
o
t
t
e
s
e
R
5
-
8
d
e
v
r
e
s
e
R
O
/
R
'
0
0
0
0
'
o
t
t
e
s
e
R
4
d
e
v
r
e
s
e
R
W
/
R
0
o
t
t
e
s
e
R
2
-
3
d
e
v
r
e
s
e
R
O
/
R
'
0
0
'
o
t
t
e
s
e
R
1
d
e
v
r
e
s
e
R
W
/
R
0
o
t
t
e
s
e
R
0
d
e
v
r
e
s
e
R
O
/
R
0
o
t
t
e
s
e
R
t
i
B
n
o
i
t
c
n
u
F
e
p
y
T
n
o
i
t
p
i
r
c
s
e
D
8
2
:
1
3
d
e
v
r
e
s
e
R
O
/
R
'
0
0
0
0
'
o
t
t
e
s
e
R
7
2
d
i
r
b
y
H
W
/
R
.
2
d
n
a
1
s
u
b
y
r
a
d
n
o
c
e
s
m
o
r
f
s
r
e
t
s
a
m
r
o
f
n
o
i
t
a
r
t
i
b
r
a
d
e
x
i
M
#
]
0
:
7
[
Q
E
R
_
2
S
d
n
a
#
]
0
:
7
[
Q
E
R
_
1
S
r
o
f
n
o
i
t
a
r
t
i
b
r
a
e
t
a
r
a
p
e
s
=
0
.
n
o
i
t
a
r
t
i
b
r
a
r
o
f
#
]
0
:
3
[
Q
E
R
_
2
S
h
t
i
w
d
e
x
i
m
e
r
a
#
]
0
:
3
[
Q
E
R
_
1
S
=
1
.
d
e
s
u
s
i
r
e
t
i
b
r
a
e
n
o
y
l
n
O
0
o
t
t
e
s
e
R
6
2
d
e
v
r
e
s
e
R
W
/
R
0
o
t
t
e
s
e
R
5
2
f
o
y
t
i
r
o
i
r
P
y
r
a
d
n
o
c
e
S
t
r
o
P
W
/
R
y
t
i
r
o
i
r
p
h
g
i
h
n
i
s
i
0
0
1
7
C
7
I
P
f
o
t
r
o
p
y
r
a
d
n
o
c
e
s
e
h
t
r
e
h
t
e
h
w
s
e
n
i
f
e
D
.
p
u
o
r
g
y
t
i
r
o
i
r
p
w
o
l
e
h
t
r
o
p
u
o
r
g
p
u
o
r
g
y
t
i
r
o
i
r
p
w
o
l
=
0
p
u
o
r
g
y
t
i
r
o
i
r
p
h
g
i
h
=
1
1
o
t
t
e
s
e
R
4
2
d
e
v
r
e
s
e
R
O
/
R
0
o
t
t
e
s
e
R
6
1
-
3
2
r
e
t
i
b
r
A
l
o
r
t
n
o
C
W
/
R
y
t
i
r
o
i
r
p
h
g
i
h
e
h
t
o
t
d
e
n
g
i
s
s
a
s
i
r
e
t
s
a
m
s
u
b
-
y
r
a
d
n
o
c
e
s
a
r
e
h
t
e
h
w
s
l
o
r
t
n
o
c
t
i
b
h
c
a
E
s
t
u
p
n
i
t
s
e
u
q
e
r
o
t
d
n
o
p
s
e
r
r
o
c
]
0
:
7
[
t
i
B
.
p
u
o
r
g
y
t
i
r
o
i
r
p
w
o
l
e
h
t
r
o
p
u
o
r
g
.
#
]
0
:
7
[
Q
E
R
_
2
S
r
o
#
]
0
:
7
[
Q
E
R
_
1
S
'
0
0
0
0
0
0
0
0
'
o
t
t
e
s
e
R
13.2.32 Configuration Register 1 or 2: Diagnostic/Chip Control Register (bit 15-0, offset 40h)
13.2.33 Configuration Register 1 or 2: Arbiter Control Register (bit 31-16, offset 40h)
Note: R/W - Read/Write, R/O - Read Only, R/WC - Read/ Write 1 to clear.