41
09/18/00 Rev 1.1
123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012345678901234567890121234567
123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012345678901234567890121234567
PI7C7100
3-Port PCI Bridge
ADVANCE INFORMATION
a
t
a
d
y
r
a
d
n
o
c
e
S
t
i
b
d
e
t
c
e
t
e
d
y
t
i
r
a
p
n
o
i
t
c
a
s
n
a
r
T
e
p
y
T
n
o
i
t
c
e
r
i
D
s
a
w
r
o
r
r
e
e
r
e
h
w
s
u
B
d
e
t
c
e
t
e
d
y
r
a
d
n
o
c
e
S
/
y
r
a
m
i
r
P
s
t
i
b
e
s
n
o
p
s
e
r
r
o
r
r
e
y
t
i
r
a
p
0
d
a
e
R
m
a
e
r
t
s
n
w
o
D
y
r
a
m
i
r
P
x
/
x
1
1
d
a
e
R
m
a
e
r
t
s
n
w
o
D
y
r
a
d
n
o
c
e
S
1
/
x
0
d
a
e
R
m
a
e
r
t
s
p
U
y
r
a
m
i
r
P
x
/
x
0
d
a
e
R
m
a
e
r
t
s
p
U
y
r
a
d
n
o
c
e
S
x
/
x
0
e
t
i
r
w
d
e
t
s
o
P
m
a
e
r
t
s
n
w
o
D
y
r
a
m
i
r
P
x
/
x
1
e
t
i
r
w
d
e
t
s
o
P
m
a
e
r
t
s
n
w
o
D
y
r
a
d
n
o
c
e
S
1
/
x
0
e
t
i
r
w
d
e
t
s
o
P
m
a
e
r
t
s
p
U
y
r
a
m
i
r
P
x
/
x
0
e
t
i
r
w
d
e
t
s
o
P
m
a
e
r
t
s
p
U
y
r
a
d
n
o
c
e
S
x
/
x
0
e
t
i
r
w
d
e
y
a
l
e
D
m
a
e
r
t
s
n
w
o
D
y
r
a
m
i
r
P
x
/
x
1
e
t
i
r
w
d
e
y
a
l
e
D
m
a
e
r
t
s
n
w
o
D
y
r
a
d
n
o
c
e
S
1
/
x
0
e
t
i
r
w
d
e
y
a
l
e
D
m
a
e
r
t
s
p
U
y
r
a
m
i
r
P
x
/
x
0
e
t
i
r
w
d
e
y
a
l
e
D
m
a
e
r
t
s
p
U
y
r
a
d
n
o
c
e
S
x
/
x
1
x =don’t care
Table 7–4. Setting Secondary Interface Data Parity Detected Bit
Table 7–4 shows setting the data parity detected bit in the status register of secondary interface. This bit is set under the
following conditions:
• The PI7C7100 must be a master on the secondary bus.
• The parity error response bit must be set in the bridge control register of secondary interface.
• The S_PERR# signal is detected asserted or a parity error is detected on the secondary bus.