19
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
List of Figures
8-13.
PMBus Addressing
.......................................................................................................
8-14.
ADC Control Register (ADCCTRL)
.....................................................................................
8-15.
Dual Sample and Hold Circuitry in ADC12
............................................................................
8-16.
ADC12 Dual Sample and Hold Configuration
.........................................................................
8-17.
..............................................................................................................................
8-18.
..............................................................................................................................
8-19.
ADC Control Register (ADCCTRL)
....................................................................................
8-20.
ADC Status Register (ADCSTAT)
.....................................................................................
8-21.
ADC Test Control Register (ADCTSTCTRL)
..........................................................................
8-22.
ADC Sequence Select Register 0 (ADCSEQSEL0)
..................................................................
8-23.
ADC Sequence Select Register 1 (ADCSEQSEL1)
..................................................................
8-24.
ADC Sequence Select Register 2 (ADCSEQSEL2)
..................................................................
8-25.
ADC Sequence Select Register 3 (ADCSEQSEL3)
..................................................................
8-26.
ADC Result Registers 0-15 (ADCRESULTx, x=0:15)
................................................................
8-27.
ADC Averaged Result Registers 0-5 (ADCAVGRESULTx, x=0:15)
...............................................
8-28.
ADC Digital Compare Limits Register 0-5 (ADCCOMPLIMx, x=0:5)
..............................................
8-29.
ADC Digital Compare Enable Register (ADCCOMPEN)
............................................................
8-30.
ADC Digital Compare Results Register (ADCCOMPRESULT)
.....................................................
8-31.
ADC Averaging Control Register (ADCAVGCTRL)
..................................................................
9-1.
..............................................................................................................................
9-2.
..............................................................................................................................
9-3.
..............................................................................................................................
9-4.
Package ID Register (PKGID)
..........................................................................................
9-5.
Brownout Register (BROWNOUT)
.....................................................................................
9-6.
Temp Sensor Control Register (TEMPSENCTRL)
...................................................................
9-7.
I/O Mux Control Register (IOMUX)
.....................................................................................
9-8.
Current Sharing Control Register (CSCTRL)
.........................................................................
9-9.
Temperature Reference Register (TEMPREF)
.......................................................................
9-10.
Power Disable Control Register (PWRDISCTRL)
....................................................................
9-11.
Global I/O EN Register (GBIOEN)
......................................................................................
9-12.
Global I/O OE Register (GLBIOOE)
....................................................................................
9-13.
Global I/O Open Drain Control Register (GLBIOOD)
................................................................
9-14.
Global I/O Value Register (GLBIOVAL)
................................................................................
9-15.
Global I/O Read Register (GLBIOREAD)
..............................................................................
9-16.
Clock Trim Register (CLKTRIM) (For Factory Test Use Only, Except HFO_LN_FILTER_EN)
................
10-1.
..............................................................................................................................
10-2.
Command with PEC
......................................................................................................
10-3.
Write Command and Byte - No PEC
...................................................................................
10-4.
Write Command and Byte - with PEC
..................................................................................
10-5.
Write 2 Bytes with no PEC
..............................................................................................
10-6.
Timing Diagram
...........................................................................................................
10-7.
Write 4 Bytes + Command
..............................................................................................
10-8.
Slave Address Manual ACK for Write
..................................................................................
10-9.
Manual ACK Command
..................................................................................................
10-10. Simple Read with Full Automation
......................................................................................
10-11. Simple Read of 4 Bytes with Full Automation
.........................................................................
10-12. Simple Read of 5 Bytes with Full Automation
.........................................................................
10-13. Slave Address Manual ACK on a Read Address
.....................................................................
10-14. Write/Read with Repeated Start
........................................................................................