3
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Contents
2.16.9
Auto Mode Switching Enable
...................................................................................
2.16.10
1.16.10 Event Update Select
..................................................................................
2.16.11
Check Override
.................................................................................................
2.16.12
Global Period Enable
...........................................................................................
2.16.13
Using DPWM Pins as General Purpose I/O
.................................................................
2.16.14
High Resolution enable/disable
...............................................................................
2.16.15
Asynchronous Protection Disable
............................................................................
2.16.16
Single Frame Enable
...........................................................................................
2.17
DPWM Control Register 2
.................................................................................................
2.17.1
External Synchronization Input Divide Ratio
..................................................................
2.17.2
Resonant Deadtime Compensation Enable
..................................................................
2.17.3
Filter Duty Select
.................................................................................................
2.17.4
IDeal Diode Emulation (IDE) Enable for PWMB
.............................................................
2.17.5
Sample Trigger 1 Oversampling
...............................................................................
2.17.6
Sample Trigger 1 Mode
.........................................................................................
2.17.7
Sample Trigger Enable Bits
.....................................................................................
2.18
Period and Event Registers
...............................................................................................
2.19
Phase Trigger Registers
...................................................................................................
2.20
Cycle Adjust Registers
.....................................................................................................
2.21
Resonant Duty Register
...................................................................................................
2.22
DPWM Fault Control Register
............................................................................................
2.23
DPWM Overflow Register
.................................................................................................
2.24
DPWM Interrupt Register
..................................................................................................
2.24.1
DPWM Period Interrupt Bits
....................................................................................
2.24.2
Mode Switching Interrupt Bits
..................................................................................
2.24.3
INT Bit
.............................................................................................................
2.25
DPWM Counter Preset Register
.........................................................................................
2.26
Blanking Registers
.........................................................................................................
2.27
DPWM Adaptive Sample Register
.......................................................................................
2.28
DPWM Fault Status Register
.............................................................................................
2.29
DPWM Auto Switch Registers
............................................................................................
2.30
DPWM Edge PWM Generation Register
................................................................................
2.31
DPWM 0-3 Registers Reference
.........................................................................................
2.31.1
DPWM Control Register 0 (DPWMCTRL0)
...................................................................
2.31.2
DPWM Control Register 1 (DPWMCTRL1)
...................................................................
2.31.3
DPWM Control Register 2 (DPWMCTRL2)
...................................................................
2.31.4
DPWM Period Register (DPWMPRD)
.........................................................................
2.31.5
DPWM Event 1 Register (DPWMEV1)
........................................................................
2.31.6
DPWM Event 2 Register (DPWMEV2)
........................................................................
2.31.7
DPWM Event 3 Register (DPWMEV3)
........................................................................
2.31.8
DPWM Event 4 Register (DPWMEV4)
........................................................................
2.31.9
DPWM Sample Trigger 1 Register (DPWMSAMPTRIG1)
..................................................
2.31.10
DPWM Sample Trigger 2 Register (DPWMSAMPTRIG2)
................................................
2.31.11
DPWM Phase Trigger Register (DPWMPHASETRIG)
....................................................
2.31.12
DPWM Cycle Adjust A Register (DPWMCYCADJA)
.......................................................
2.31.13
DPWM Cycle Adjust B Register (DPWMCYCADJB)
.......................................................
2.31.14
DPWM Resonant Duty Register (DPWMRESDUTY)
......................................................
2.31.15
DPWM Fault Control Register (DPWMFLTCTRL)
.........................................................
2.31.16
DPWM Overflow Register (DPWMOVERFLOW)
...........................................................
2.31.17
DPWM Interrupt Register (DPWMINT)
......................................................................
2.31.18
DPWM Counter Preset Register (DPWMCNTPRE)
........................................................
2.31.19
DPWM Blanking A Begin Register (DPWMBLKABEG)
....................................................
2.31.20
DPWM Blanking A End Register (DPWMBLKAEND)
......................................................