18
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
List of Figures
6-8.
Analog Comparator Control 3 Register (ACOMPCTRL3)
..........................................................
6-9.
External Fault Control Register (EXTFAULTCTRL)
.................................................................
6-10.
Fault Mux Interrupt Status Register (FAULTMUXINTSTAT)
.......................................................
6-11.
Fault Mux Raw Status Register (FAULTMUXRAWSTAT)
..........................................................
6-12.
Comparator Ramp Control 0 Register (COMPRAMP0)
.............................................................
6-13.
Digital Comparator Control 0 Register (DCOMPCTRL0)
............................................................
6-14.
Digital Comparator Control 1 Register (DCOMPCTRL1)
............................................................
6-15.
Digital Comparator Control 2 Register (DCOMPCTRL2)
............................................................
6-16.
Digital Comparator Control 3 Register (DCOMPCTRL3)
............................................................
6-17.
Digital Comparator Counter Status Register (DCOMPCNTSTAT)
.................................................
6-18.
DPWM 0 Current Limit Control Register (DPWM0CLIM)
............................................................
6-19.
DPWM 0 Fault AB Detection Register (DPWM0FLTABDET)
.......................................................
6-20.
DPWM 0 Fault Detection Register (DPWM0FAULTDET)
...........................................................
6-21.
DPWM 1 Current Limit Control Register (DPWM1CLIM)
............................................................
6-22.
DPWM 1 Fault AB Detection Register (DPWM1FLTABDET)
.......................................................
6-23.
DPWM 1 Fault Detection Register (DPWM1FAULTDET)
...........................................................
6-24.
DPWM 2 Current Limit Control Register (DPWM2CLIM)
............................................................
6-25.
DPWM 2 Fault AB Detection Register (DPWM2FLTABDET)
.......................................................
6-26.
DPWM 2 Fault Detection Register (DPWM2FAULTDET)
...........................................................
6-27.
DPWM 3 Current Limit Control Register (DPWM3CLIM)
............................................................
6-28.
DPWM 3 Fault AB Detection Register (DPWM3FLTABDET)
.......................................................
6-29.
DPWM 3 Fault Detection Register (DPWM3FAULTDET)
...........................................................
6-30.
HFO Fail Detect Register (HFOFAILDET)
.............................................................................
6-31.
LFO Fail Detect Register (LFOFAILDET)
.............................................................................
6-32.
IDE Control Register (IDECTRL)
.......................................................................................
7-1.
Fault IO Direction Register (FAULTDIR)
...............................................................................
7-2.
Fault Input Register (FAULTIN)
.........................................................................................
7-3.
Fault Output Register (FAULTOUT)
....................................................................................
7-4.
Fault Interrupt Enable Register (FAULTINTENA)
....................................................................
7-5.
Fault Interrupt Polarity Register (FAULTINTPOL)
....................................................................
7-6.
Fault Interrupt Pending Register (FAULTINTPEND)
.................................................................
7-7.
External Interrupt Direction Register (EXTINTDIR)
..................................................................
7-8.
External Interrupt Input Register (EXTINTIN)
.........................................................................
7-9.
External Interrupt Output Register (EXTINTOUT)
....................................................................
7-10.
External Interrupt Enable Register (EXTINTENA)
....................................................................
7-11.
External Interrupt Polarity Register (EXTTINTPOL)
..................................................................
7-12.
External Interrupt Pending Register (EXTINTPEND)
................................................................
8-1.
ADC12 Control Block Diagram
..........................................................................................
8-2.
ADC12 Input Impedance Model
........................................................................................
8-3.
ADC Input Impedance Model Containing External Circuits
.........................................................
8-4.
Impedance Test Setup
...................................................................................................
8-5.
ADC12 Channel Impedance
.............................................................................................
8-6.
S/H Capacitor Charge vs. Settling Time
...............................................................................
8-7.
External Capacitance Makes Lower Source Impedance
............................................................
8-8.
Channel to Channel Crosstalk
..........................................................................................
8-9.
ADC Control Register (ADCCTRL)
....................................................................................
8-10.
UCS3138 Digital Comparators Control Block Diagram
..............................................................
8-11.
Temp Sensor Control Register (TEMPSENCTRL)
...................................................................
8-12.
PMBus Control Register 3 (PMBCTRL3)
..............................................................................