DPWM 0-3 Registers Reference
69
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
Table 2-6. DPWM Control Register 0 (DPWMCTRL0) Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
3
PWM_B_INV
R/W
0
PWM B Output Polarity Control
0 = Non-inverted PWM B output (Default)
1 = Inverts PWM B output
2
PWM_A_INV
R/W
0
PWM A Output Polarity Control
0 = Non-inverted PWM A output (Default)
1 = Inverted PWM A output
1
CLA_EN
R/W
1
CLA Processing Enable
0 = Generate PWM waveforms from PWM Register values
1 = Enable CLA input (Default)
0
PWM_EN
R/W
0
PWM Processing Enable
0 = Disable PWM module, outputs zero (Default)
1 = Enable PWM operation