Front End Control Registers
133
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Front End
3.7.9 EADC Control Register (EADCCTRL)
Address 0x0008_0020 – Front End Control 2 EADC Control Register
Address 0x000B_0020 – Front End Control 1 EADC Control Register
Address 0x000E_0020 – Front End Control 0 EADC Control Register
Figure 3-17. EADC Control Register (EADCCTRL)
28
27
26
25
24
D2S_COMP_EN
EN_HYST_HIGH
EN_HYST_LOW
SAMP_TRIG_SCALE
R/W-0
R/W-0
R/W-0
R/W-0000
23
22
21
20
19
16
SAMP_TRIG_SCALE
FRAME_SYNC
_EN
SCFE_CNT
_RST
SCFE_CNT_INIT
R/W-0000
R/W-0
R/W-0
R/W-0000
15
14
13
12
11
10
9
8
EADC_INV
AUTO_GAIN
_SHIFT_MODE
AUTO_GAIN
_SHIFT_EN
AVG_WEIGHT
_EN
AVG_SPATIAL
_EN
AVG_MODE_SEL
EADC_MODE
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-00
R/W-000
7
6
5
4
3
2
1
0
EADC_MODE
AFE_GAIN
SCFE_GAIN
_FILTER_SEL
SCFE_CLK
_DIV_2
SCFE_ENA
EADC_ENA
R/W-000
R/W-11
R/W-1
R/W-1
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-11. EADC Control Register (EADCCTRL) Register Field Descriptions
Bit
Field
Type
Reset
Description
28
D2S_COMP_EN
R/W
0
Analog Front End Ramp Comparator Enable
0 = Analog Front End Ramp Comparator disabled (Default)
1 = Analog Front End Ramp Comparator enabled
27
EN_HYST_HIGH
R/W
0
Increase comparator trip point by ~70mV
0 = Disables increase of ramp comparator trip point (Default)
1 = Enables increase of ramp comparator trip point
26
EN_HYST_LOW
R/W
0
Decrease comparator trip point by ~70mV
0 = Disables decrease of ramp comparator trip point (Default)
1 = Enables decrease of ramp comparator trip point
25-22
SAMP_TRIG
_SCALE
R/W
0000
Provides capability to mask incoming sample triggers to Front End Control
0 = EADC conversion initiated on every received sample trigger (Default)
1 = EADC conversion initiated once every 2 received sample triggers
2 = EADC conversion initiated once every 3 received sample triggers
….
15 = EADC conversion initiated once every 16 received sample triggers
21
FRAME_SYNC
_EN
R/W
0
Enable synchronization of switched cap front end counter to Switching Cycle Frame
boundary
0 = Switch Cap Front End Counter not synchronized to frame (Default)
1 = Switch Cap Front End Counter synchronized to frame boundary
20
SCFE_CNT_RST
R/W
0
Force reset of Switched Cap Front End Counter
0 = Switch Cap Front End Counter operational (Default)
1 = Switch Cap Front End Counter reset
19-16
SCFE_CNT_INIT
R/W
0000
Configures initial Switched Cap Front End Counter value out of reset or at start of
switching cycle in Peak Current mode
15
EADC_INV
R/W
0
Enables EADC Data Inversion on data to filter module
0 = EADC Data is not inverted (Default) 1 = EADC Data Inverted