DPWM 0-3 Registers Reference
72
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
Table 2-7. DPWM Control Register 1 (DPWMCTRL1) Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
7
PWM_HR_MULTI
_OUT_EN
R/W
0
Control bit for Hi-Res Block
0 = Disabled (Default)
1 = Enabled
6
SFRAME_EN
R/W
0
PWM Single Step Frame Mode Enable
0 = Disable Single Frame Mode (Default)
1 = Enable Single Step Frame Mode. One EADC sample is requested, CLA then
Filters, then one PWM duty cycle performed, then wait on Single Frame Trigger
toggle before advancing to next frame.
5
PWM_B_PROT
_DIS
R/W
0
PWM B Asynchronous Protection Disable
0 = Allows asynchronous protection to turn off PWM B Output (Default)
1 = Disables asynchronous protection from turning off PWM B Output
4
PWM_A_PROT
_DIS
R/W
0
PWM A Asynchronous Protection Disable
0 = Allows asynchronous protection to turn off PWM A Output (Default)
1 = Disables asynchronous protection from turning off PWM A Output
3-2
HIRES_SCALE
R/W
00
Determines resolution of high resolution steps
00 = Resolution of 16 phases. Full resolution enabled. Resolution step = PCLK/16
(Default)
11 = Resolution of 2 phases. Resolution step = PCLK/2
10 = Resolution of 4 phases. Resolution step = PCLK/4
01 = Resolution of 8 phases. Resolution step = PCLK/8
00 = Resolution of 16 phases. Full Resolution enabled.
Resolution step = PCLK/16
1
ALL_PHASE_CLK
_ENA
R/W
1
High Speed Oscillator Phase Enable
0 = Enables only required phases of clock when needed
1 = Enables all phases of high resolution clock from oscillator (Default)
0
HIRES_DIS
R/W
0
PWM High Resolution Disable
0 = Enable High Resolution logic (Default)
1 = Disable High Resolution logic