Loop Mux Registers Reference
216
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Loop Mux
5.14.20 Cycle Adjustment Status Register (CYCADJSTAT)
Address 0002004C
Figure 5-21. Cycle Adjustment Status Register (CYCADJSTAT)
28
16
15
10
9
0
CYC_ADJ_CALC
Reserved
CYC_ADJ_ERROR
R-0
R-00 0000
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-21. Cycle Adjustment Status Register (CYCADJSTAT) Register Field Descriptions
Bit
Field
Type
Reset
Description
28-16
CYC_ADJ_CALC
R
0
13-bit signed value representing calculated Cycle Adjustment provided to DPWM
module based on first 2 error samples
15-10
Reserved
R
00 0000
9-0
CYC_ADJ
_ERROR
R
0
10-bit signed value representing calculated error of the first 2 error samples received