17
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
List of Figures
4-19.
Filter KD Coefficient 1 Register (FILTERKDCOEF1)
................................................................
4-20.
Filter KD Alpha Register (FILTERKDALPHA)
.........................................................................
4-21.
Filter Nonlinear Limit Register 0 (FILTERNL0)
.......................................................................
4-22.
Filter Nonlinear Limit Register 1 (FILTERNL1)
.......................................................................
4-23.
Filter Nonlinear Limit Register 2 (FILTERNL2)
.......................................................................
4-24.
Filter KI Feedback Clamp High Register (FILTERKICLPHI)
........................................................
4-25.
Filter KI Feedback Clamp Low Register (FILTERKICLPLO)
........................................................
4-26.
Filter YN Clamp High Register (FILTERYNCLPHI)
..................................................................
4-27.
Filter YN Clamp Low Register (FILTERYNCLPLO)
..................................................................
4-28.
Filter Output Clamp High Register (FILTEROCLPHI)
................................................................
4-29.
Filter Output Clamp Low Register (FILTEROCLPLO)
...............................................................
4-30.
Filter Preset Register (FILTERPRESET)
..............................................................................
5-1.
UCD3138 Flux Balancing Approach
....................................................................................
5-2.
Front End Control 0 Mux Register (FECTRL0MUX)
.................................................................
5-3.
Front End Control 1 Mux Register (FECTRL1MUX)
.................................................................
5-4.
Front End Control 2 Mux Register (FECTRL2MUX)
.................................................................
5-5.
Sample Trigger Control Register (SAMPTRIGCTRL)
................................................................
5-6.
External DAC Control Register (EXTDACCTRL)
....................................................................
5-7.
Filter Mux Register (FILTERMUX)
.....................................................................................
5-8.
Filter KComp A Register (FILTERKCOMPA)
.........................................................................
5-9.
Filter KComp B Register (FILTERKCOMPB)
.........................................................................
5-10.
DPWM Mux Register (DPWMMUX)
...................................................................................
5-11.
Constant Power Control Register (CPCTRL)
........................................................................
5-12.
Constant Power Nominal Threshold Register (CPNOM)
...........................................................
5-13.
Constant Power Max Threshold Register (CPMAX)
................................................................
5-14.
Constant Power Configuration Register (CPCONFIG)
..............................................................
5-15.
Constant Power Max Power Register (CPMAXPWR)
...............................................................
5-16.
Constant Power Integrator Threshold Register (CPINTTHRESH)
................................................
5-17.
Constant Power Firmware Divisor Register (CPFWDIVISOR)
.....................................................
5-18.
onstant Power Status Register (CPSTAT)
............................................................................
5-19.
Cycle Adjustment Control Register (CYCADJCTRL)
................................................................
5-20.
Cycle Adjustment Limit Register (CYCADJLIM)
.....................................................................
5-21.
Cycle Adjustment Status Register (CYCADJSTAT)
.................................................................
5-22.
Global Enable Register (GLBEN)
.......................................................................................
5-23.
PWM Global Period Register (PWMGLBPRD)
.......................................................................
5-24.
Sync Control Register (SYNCCTRL)
...................................................................................
5-25.
Light Load Control Register (LLCTRL)
.................................................................................
5-26.
Light Load Enable Threshold Register (LLENTHRESH)
............................................................
5-27.
Light Load Disable Threshold Register (LLDISTHRESH)
...........................................................
5-28.
Peak Current Mode Control Register (PCMCTRL)
...................................................................
5-29.
Analog Peak Current Mode Control Register (APCMCTRL)
........................................................
5-30.
Loop Mux Test Register (LOOPMUXTEST) (Test Use Only)
.......................................................
6-1.
UCD3138 Fault Handling System
......................................................................................
6-2.
UCD3138 Analog Comparator Control
.................................................................................
6-3.
UCD3138 DPWM Fault Action
..........................................................................................
6-4.
..............................................................................................................................
6-5.
Analog Comparator Control 0 Register (ACOMPCTRL0)
..........................................................
6-6.
Analog Comparator Control 1 Register (ACOMPCTRL1)
..........................................................
6-7.
Analog Comparator Control 2 Register (ACOMPCTRL2)
..........................................................