Loop Mux Registers Reference
215
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Loop Mux
5.14.19 Cycle Adjustment Limit Register (CYCADJLIM)
Address 00020048
Figure 5-20. Cycle Adjustment Limit Register (CYCADJLIM)
28
16
15
13
12
0
CYC_ADJ_UPPER_LIMIT
Reserved
CYC_ADJ_LOWER_LIM
R/W-0 0000 0000 0000
R-000
R/W-0 0000 0000 0000
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-20. Cycle Adjustment Limit Register (CYCADJLIM) Register Field Descriptions
Bit
Field
Type
Reset
Description
28-16
CYC_ADJ
_UPPER_LIMIT
R/W
0 0000
0000
0000
Cycle Adjustment Calculation signed upper limit value, output of Cycle Adjustment
Calculation is clamped at the upper limit, if calculated result exceeds the upper limit.
LSB resolution equals High Frequency Oscillator period/16.
15-13
Reserved
R
000
12-0
CYC_ADJ
_LOWER_LIM
R/W
0 0000
0000
0000
Cycle Adjustment Calculation signed lower limit value, output of Cycle Adjustment
Calculation is clamped at the lower limit, if calculated result falls below the lower
limit. LSB resolution equals High Frequency Oscillator period/16.