467
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Memory
Table 15-4. Memory Map (System and Peripherals Blocks) (continued)
Address
Size
Module
Comment
0x000B_0000 – 0x000B_00FF
256
Front End/Ramp I/F 1
Memory Select[13]
0x000C_0000 - 0x000C_00FF
256
Filter 0
Memory Select[14]
0x000D_0000 - 0x000D_00FF
256
DPWM 0
Memory Select[15]
0x000E_0000 - 0x000E_00FF
256
Front End/Ramp I/F 0
Memory Select[16]
0xFFF7_EC00 - 0xFFF7_ECFF
256
UART 0
Peripheral Select[4]
0xFFF7_ED00 - 0xFFF7_EDFF
256
UART 1
Peripheral Select[4]
0xFFF7_F000 - 0xFFF7_F0FF
256
Miscellaneous Analog Control
Peripheral Select[3]
0xFFF7_F600 - 0xFFF7_F6FF
256
PMBus Interface
Peripheral Select[2]
0xFFF7_FA00 - 0xFFF7_FAFF
256
GIO
Peripheral Select[1]
0xFFF7_FD00 - 0xFFF7_FDFF
256
Timer
Peripheral Select[0]
0xFFFF_FD00 - 0xFFFF_FDFF
256
MMC
SAR Select[2]
0xFFFF_FE00 - 0xFFFF_FEFF
256
DEC
SAR Select[1]
0xFFFF_FF20 - 0xFFFF_FF37
23
CIM
SAR Select[0]
0xFFFF_FF40 - 0xFFFF_FF50
16
PSA
SAR Select[0]
0xFFFF_FFD0 -
0xFFFF_FFEC
28
SYS
SAR Select[0]
The registers and bit definitions inside the System and Peripheral blocks are detailed in the next chapter.
This chapter gives the register reference for the memory controller and address decoder, but the details of
its use are in the next two chapters. Note that on 3138 family members with more than one flash block, all
the memory select peripherals start at 0x00120000 instead of 0x00020000.