Timer Module Register Reference
409
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Timer Module Overview
11.21.5 24-bit Capture I/O Control and Data Register (T24CAPIO)
Address FFF7FD20
* - .128 and ‘A64 devices have 2 TCAP pins, so bits in this register are numbered TCAP_0 and TCAP_1.
On devices with only 1 pin, there is no number, so it’s just TCAP, in the locations used by TCAP0 bits
above.
Figure 11-8. 24-bit Capture I/O Control and Data Register (T24CAPIO)
5
4
3
2
1
0
TCAP_1_IN*
TCAP_1_OUT*
TCAP_1_DIR*
TCAP_0_IN*
TCAP_0_OUT*
TCAP_0_DIR*
R-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-5. 24-bit Capture I/O Control and Data Register (T24CAPIO) Register Field Descriptions
Bit
Field
Type
Reset
Description
5
TCAP_1_IN
R
0
Input data for pin TCAP_1/TDI/TDO pin, when connected to chip I/O
0 = Logic level low detected on TCAP pin
1 = Logic level high detected on TCAP pin
4
TCAP_OUT
R/W
0
Output data for pin TCAP_1 pin, when connected to chip I/O
0 = Logic level low driven on TCAP_1 pin in output mode (Default)
1 = Logic level high driven on TCAP_1 pin in output mode
3
TCAP_1_DIR
R/W
0
Controls data direction for pin TCAP, when connected to chip I/O
0 = TCAP_1 pin configured as input (Default)
1 = TCAP_1 pin configured as output
2
TCAP_IN or
TCAP_0_IN
R
0
Input data for TCAP or TCAP0 pin, when connected to chip I/O
0 = Logic level low detected on TCAP pin
1 = Logic level high detected on TCAP pin
1
TCAP_OUT or
TCAP_0_OUT
R/W
0
Output data for TCAP or TCAP0 pin, when connected to chip I/O
0 = Logic level low driven on TCAP pin in output mode (Default)
1 = Logic level high driven on TCAP pin in output mode
0
TCAP_DIR or
TCAP_0_DIR*
R/W
0
Controls data direction for TCAP or TCAP0 pin, when connected to chip I/O
0 = TCAP pin configured as input (Default)
1 = TCAP pin configured as output