8
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Contents
6.11.27
LFO Fail Detect Register (LFOFAILDET)
..................................................................
6.11.28
IDE Control Register (IDECTRL)
............................................................................
7
GIO Module
......................................................................................................................
7.1
Fault IO Direction Register (FAULTDIR)
...............................................................................
7.2
Fault Input Register (FAULTIN)
.........................................................................................
7.3
Fault Output Register (FAULTOUT)
....................................................................................
7.4
Fault Interrupt Enable Register (FAULTINTENA)
....................................................................
7.5
Fault Interrupt Polarity Register (FAULTINTPOL)
....................................................................
7.6
Fault Interrupt Pending Register (FAULTINTPEND)
.................................................................
7.7
External Interrupt Direction Register (EXTINTDIR)
..................................................................
7.8
External Interrupt Input Register (EXTINTIN)
.........................................................................
7.9
External Interrupt Output Register (EXTINTOUT)
....................................................................
7.10
External Interrupt Enable Register (EXTINTENA)
....................................................................
7.11
External Interrupt Polarity Register (EXTTINTPOL)
..................................................................
7.12
External Interrupt Pending Register (EXTINTPEND)
................................................................
7.13
References
................................................................................................................
8
ADC12 Overview
...............................................................................................................
8.1
ADC12 Input Impedance Model
........................................................................................
8.2
ADC12 Impedance vs. Sampling Frequency Data
...................................................................
8.3
Effect of External Capacitance
..........................................................................................
8.4
Channel to Channel Crosstalk
..........................................................................................
8.5
Impedance Roll-Off Due to Crosstalk
..................................................................................
8.6
ADC12 Control FSM
......................................................................................................
8.7
Conversion
.................................................................................................................
8.8
Sequencing
................................................................................................................
8.9
Digital Comparators
......................................................................................................
8.10
ADC Averaging
............................................................................................................
8.11
Temperature Sensor
.....................................................................................................
8.12
Temp Sensor Control Register (TEMPSENCTRL)
...................................................................
8.13
PMBus Addressing
.......................................................................................................
8.13.1
PMBus Control Register 3 (PMBCTRL3)
....................................................................
8.14
Dual Sample and Hold
...................................................................................................
8.14.1
ADC Control Register (ADCCTRL)
...........................................................................
8.15
Usage of Sample and Hold Circuitry for High Impedance Measurement
.........................................
8.15.1
C Code Example
................................................................................................
8.16
ADC Configuration Examples
...........................................................................................
8.16.1
Software Initiated Conversions
...............................................................................
8.16.2
Single Sweep Operation
.......................................................................................
8.16.3
Auto-Triggered Conversions
..................................................................................
8.16.4
Continuous Conversions
.......................................................................................
8.16.5
Start/Stop Operation (External Trigger)
......................................................................
8.17
Useful C Language Statement Examples
.............................................................................
8.18
ADC Registers
............................................................................................................
8.18.1
ADC Control Register (ADCCTRL)
..........................................................................
8.18.2
ADC Status Register (ADCSTAT)
...........................................................................
8.18.3
ADC Test Control Register (ADCTSTCTRL)
................................................................
8.18.4
ADC Sequence Select Register 0 (ADCSEQSEL0)
.......................................................
8.18.5
ADC Sequence Select Register 1 (ADCSEQSEL1)
.......................................................
8.18.6
ADC Sequence Select Register 2 (ADCSEQSEL2)
.......................................................
8.18.7
ADC Sequence Select Register 3 (ADCSEQSEL3)
.......................................................
8.18.8
ADC Result Registers 0-15 (ADCRESULTx, x=0:15)
......................................................
8.18.9
ADC Averaged Result Registers 0-5 (ADCAVGRESULTx, x=0:15)
.....................................
8.18.10
ADC Digital Compare Limits Register 0-5 (ADCCOMPLIMx, x=0:5)
...................................