DPWM 0-3 Registers Reference
104
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Digital Pulse Width Modulator (DPWM)
Table 2-36. DPWM Auto Config Max Register (DPWMAUTOMAX) Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
22
CBC_PWM_C_EN
R/W
0
Configures control of PWM B output in Multi-Output Mode when CLA_ENABLE is
asserted
0 = PWM B pulse width controlled by Filter Calculation (Default)
1 = PWM B pulse width controlled by Event3 and Event4 registers
21
Reserved
R
0
20
CBC_PWM_AB
_EN
R/W
0
Sets if Fault CBC changes output waveform for PWM-A and PWM-B
0 = PWM-A and PWM-B unaffected by Fault CBC (Default)
1 = PWM-A and PWM-B affected by Fault CBC
19
CBC_ADV_CNT
_EN
R/W
0
Selects cycle-by-cycle of operation
Normal Mode
0 = CBC disabled (Default)
1 = CBC enabled
Multi and Resonant Modes
0 = PWM-A and PWM-B operate independently (Default)
1 = PWM-A and PWM-B pulse matching enabled
18-17
Reserved
R
00
16
MASTER_SYNC
_CNTL_SEL
R/W
0
Configures master sync location
0 = Master Sync controlled by Phase Trigger Register (Default)
1 = Master Sync controlled by CLA value
15-14
Reserved
R
00
13
CBC_SYNC_CUR
_LIMIT_EN
R/W
0
Sets how current limit affects slave sync
0 = Slave sync is unaffected during current limit (Default)
1 = Slave sync is advanced during current limit.
12
RESON_MODE
_FIXED_DUTY
_EN
R/W
0
Configures how duty cycle is controlled in Resonance Mode
0 = Resonant mode duty cycle set by Filter duty (Default)
1 = Resonant mode duty cycle set by Auto Switch High Register
11-7
Reserved
R
0000 0
6-4
PWM_MODE
R/W
000
DPWM Mode
0 = Normal Mode (Default)
1 = Resonant Mode
2 = Multi-Output Mode
3 = Triangular Mode
4 = Leading Mode
3-2
Reserved
R
00
1
CLA_EN
R/W
0
CLA Processing Enable
0 = Generate PWM waveforms from PWM Register values (Default)
1 = Enable CLA input
0
Reserved
R
0