Miscellaneous Analog Control Registers
339
SNIU028A – February 2016 – Revised April 2016
Copyright © 2016, Texas Instruments Incorporated
Advanced Power Management Control Functions
9.8.4 I/O Mux Control Register (IOMUX)
Address FFF7F030
Figure 9-7. I/O Mux Control Register (IOMUX)
9
8
7
6
5
4
3
2
1
0
EXT_TRIG_MUX_SEL
JTAG_CLK_MUX_SEL
JTAG_DATA_MUX_SEL
SYNC_MUX_SEL
UART_MUX
_SEL
PMBUS_
MUX_SEL
R/W-00
R/W-00
R/W-00
R/W-00
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 9-6. Bits 9-8: EXT_TRIG_MUX_SEL – EXT_TRIG Pin Mux Select
I/O Pin
0
1
2
3
EXT TRIG
EXT TRIG
TCAP
SYNC
PWM-0
Table 9-7. Bits 7-6: JTAG_CLK_MUX_SEL – TCK Pin Mux Select
I/O Pin
0
1
2
3
TCK
TCK
TCAP
SYNC
PWM-0
Table 9-8. Bits 5-4: JTAG_DATA_MUX_SEL – TDO/TDI Pin Mux Select
I/O Pin
0
1
2
3
TDO
TDO
SCI_TX-0
ALERT
FAULT-0
TDI
TDI
SCI_RX-0
CONTROL
FAULT-1
Table 9-9. Bits 3-2: SYNC_MUX_SEL – SYNC Pin Mux Select
I/O Pin
0
1
2
3
SYNC
SYNC
TCAP
EXT TRIG
PWM-0
Table 9-10. Bit 1: UART_MUX_SEL – SCL/SDA Pins Mux Select
I/O Pin
0
1
SCI_TX-1
SCI_TX-1
ALERT
SCI_RX-1
SCI_RX-1
CONTROL
Table 9-11. Bit 0: PMBUS_MUX_SEL – SCL/SDA Pins Mux Select
I/O Pin
0
1
SCL
SCL
SCI_TX-0
SDA
SDA
SCI_RX-0