Index
Index-18
TINT1
TMS signal
15-2, 15-3, 15-4, 15-5, 15-6, 15-7,
15-10, 15-11, 15-15, 15-16, 15-17, 15-23
TMS/TDI inputs
TMS320 DSPs, applications, table
TMS320 family
characteristics
overview
TMS320C6000
internal memory configurations
peripherals
TMS320C6000 (‘C6000) platform
TMS320C6000 Cache Architectures
TMS320C6000 cache architectures
TMS320C6201
cache architecture
data memory controller
internal memory configurations
TMS320C6201/C6701 block diagram
TMS320C6202
cache architecture
data memory controller
data memory controller block diagram
external memory interface, figure
internal memory configuration
program and data memory
SDRAM interface
TMS320C6202 Block Diagram, figure
TMS320C6202 bootload
TMS320C6202 Memory Map Summary, table
TMS320C6202 program memory controller
TMS320C6202 program memory controller block
diagram
TMS320C6202 slave on the expansion bus
TMS320C6211, two level internal memory
TMS320C6211
block diagram
external memory interface, figure
interface signals
MTYPE field configurations
two–level internal memory
TMS320C6211 Block Diagram
figure
TMS320C6211 Boot Configuration Summary,
table
TMS320C6211 EMIF CE Space Control Register,
figure
TMS320C6211 Internal Memory Block Diagram,
figure
TMS320C6211 Internal Memory Configurations,
table
TMS320C6211 Memory Map Summary, table
TMS320C6701
cache architecture
internal memory configuration
transfer, element
transfer complete code
)transfer complete code (TCC
transfer complete code (TCC) field
Transfer Complete Code (TCC) to DMA Interrupt
Mapping, table
transfer complete interrupt
transfer parameter entry
transfer parameters
transfer with frame synchronization
read transfer
transfers
2–dimensional
block
DMA
DMA examples
EDMA
EDMA linking
element
frame index
frame synchronized non–2D
linking EDMA
read
single frame example
transfer complete code
two dimensional
two–dimensional example
types
with frame synchronization
write
transmission, data
transmit control register (XCR)
transmit data companding format
transmit empty
figure
transmit empty avoided
transmit event
transmit interrupt (XINT)
transmit operation
transmit shift register (XSR)