Boot Configuration
10-5
Boot Modes and Configuration
Table 10–2. TMS320C6211/C6711 Boot Configuration Summary
BOOTMODE[4:0]
Boot Process
00xxx
Host-port interface
01xxx
8-bit ROM with default timings
10xxx
16-bit ROM with default timings
11xxx
32-bit ROM with default timings
10.3.1 Memory Map
The two memory maps of the ’C6201 and ’C6701, MAP 0 and MAP 1, are sum-
marized in Table 10–3. They differ in that MAP 0 has external memory mapped
at address 0, and MAP 1 has internal memory mapped at address 0. Refer to
Chapter 2 and Chapter 3 for program and data memory descriptions.
Table 10–3. TMS320C6201/C6701 Memory Map Summary
Size
Description of Memory Block in ...
Address Range (Hex)
Size
(Bytes)
MAP 0
MAP 1
0000 0000 – 0000 FFFF
64K
External memory interface CE 0
Internal program RAM
0001 0000 – 003F FFFF
4M–64K
External memory interface CE 0
Reserved
0040 0000 – 00FF FFFF
12M
External memory interface CE 0
External memory interface CE 0
0100 0000 – 013F FFFF
4M
External memory interface CE 1
External memory interface CE 0
0140 0000 – 0140 FFFF
64K
Internal program RAM
External memory interface CE 1
0141 0000 – 017F FFFF
4M–64K
Reserved
External memory interface CE 1
0180 0000 – 0183 FFFF
256K
Internal peripheral bus EMIF registers
0184 0000 – 0187 FFFF
256K
Internal peripheral bus DMA controller registers
0188 0000 – 018B FFFF
256K
Internal peripheral bus HPI register
018C 0000 – 018F FFFF
256K
Internal peripheral bus McBSP 0 registers
0190 0000 – 0193 FFFF
256K
Internal peripheral bus McBSP 1 registers
0194 0000 – 0197 FFFF
256K
Internal peripheral bus Timer 0 registers
0198 0000 – 019B FFFF
256K
Internal peripheral bus Timer 1 registers
019C 0000 – 019F FFFF
256K
Internal peripheral bus interrupt selector registers
01A0 0000 – 01FF FFFF
6M
Internal peripheral bus (reserved)
0200 0000 – 02FF FFFF
16M
External memory interface CE 2
0300 0000 – 03FF FFFF
16M
External memory interface CE 3
0400 0000 – 7FFF FFFF
2G–64M
Reserved
8000 0000 – 803F FFFF
64K
Internal data RAM
8040 0000 – FFFF FFFF
2G–64K
Reserved