Figures
xvii
Contents
7–10
HPIC Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–1
Expansion Bus Block Diagram
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–2
The Expansion Bus Interface in the TMS320C6202 Block Diagram
. . . . . . . . . . . . . . . . . .
8–3
Expansion Bus Global Control Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–4
Expansion Bus XCE(0/1/2/3) Space Control Register Diagram
. . . . . . . . . . . . . . . . . . . . . .
8–5
Example of the Expansion Bus Interface to Four 8-Bit FIFOs
. . . . . . . . . . . . . . . . . . . . . .
8–6
Example of the Expansion Bus Interface to Two 16-Bit FIFOs
. . . . . . . . . . . . . . . . . . . . . .
8–7
Glueless Write FIFO Interface
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–8
Read and Write FIFO Interface With Glue
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–9
FIFO Write Cycles
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–10
Glueless Read FIFO Interface
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–11
FIFO Read Mode – Read Timing (glueless case)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–12
FIFO Read Mode – With Glue
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–13
Expansion Bus Host Port Interface Block Diagram
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–14
Expansion Bus Data Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–15
Expansion Bus Internal Slave Address Register (XBISA)
. . . . . . . . . . . . . . . . . . . . . . . . . .
8–16
Expansion Bus Internal Master Address Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–17
Expansion Bus External Address Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–18
Expansion Bus Host Port Interface Control (XBHC) Register
. . . . . . . . . . . . . . . . . . . . . . .
8–19
Read Transfer Initiated by the TMS320C6202 and Throttled by
XWAIT and XRDY (Internal Bus Arbiter Disabled)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–20
Write Transfer Initiated by the TMS320C6202 and Throttled by
XWAIT and XRDY (Internal Bus Arbiter Disabled)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–21
External Device Requests the Bus From the TMS320C6202 Using XBOFF
. . . . . . . . . .
8–22
The Expansion Bus Master Writes a Burst of Data to the TMS320C6202
. . . . . . . . . . . .
8–23
The Bus Master Reads a Burst of Data From the TMS320C6202
. . . . . . . . . . . . . . . . . . .
8–24
Timing Diagrams for Asynchronous Host Port Mode of the Expansion Bus
. . . . . . . . . . .
8–25
Timing Diagrams for Bus Arbitration–XHOLD/XHOLDA
(Internal Bus Arbiter Enabled)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–26
Timing Diagrams for Bus Arbitration XHOLD/XHOLDA
(Internal Bus Arbiter Disabled)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8–27
XHOLD Timing When the External Host Starts a Transfer to DSP Instead of
Granting the DSP Access to the Expansion Bus(Internal Bus Arbiter Disabled)
. . . . . . .
8–28
Expansion Bus Boot Configuration via Pull Up/Pull Down Resistors on XD[31:0]
. . . . . .
9–1
External Memory Interface in the TMS320C6201/C6202/C6701 Block Diagram
. . . . . . . .
9–2
External Memory Interface in the TMS320C6211/C6711 Block Diagram
. . . . . . . . . . . . . . .
9–3
TMS320C6201/C6701 External Memory Interface
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9–4
TMS320C6202 External Memory Interface
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9–5
TMS320C6211/C6711 External Memory Interface
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9–6
EMIF Global Control Register Diagram
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9–7
TMS320C6201/C6202/C6701 EMIF CE Space Control Register Diagram
. . . . . . . . . . .
9–8
TMS320C6211/C6711 EMIF CE Space Control Register
. . . . . . . . . . . . . . . . . . . . . . . . . .
9–9
TMS320C6211/C6711 Byte Alignment by Endianness
. . . . . . . . . . . . . . . . . . . . . . . . . . . .
9–10
TMS320C6201/C6202/C6701 EMIF SDRAM Control Register
. . . . . . . . . . . . . . . . . . . . .
9–11
TMS320C6211/C6711 EMIF SDRAM Control Register
. . . . . . . . . . . . . . . . . . . . . . . . . . . .