SDRAM Interface
9-32
9.4.5
Address Shift
Because the same EMIF pins determine the row and column address, the
EMIF interface appropriately shifts the address in row and column address
selection. Table 9–13 and shows the translation between bits of the byte ad-
dress and how they appear on the EA pins for row and column addresses.
SDRAMs use the address inputs for control as well as address.
The following factors apply to the address shifting process for the
’C6201/C6202/C6701:
-
The address line that corresponds to the SDRAM’s bank select field (A11
on 16M-bit SDRAM; A13 and A12 on 64M-bit SDRAM) is latched internally
by the SDRAM controller. This ensures that the bank select remains correct
during READ and WRT commands. Thus, the EMIF maintains these values
as shown in both row and column addresses.
-
The EMIF forces SDA10 to be low when RAS is not active and high during
DCAB commands at the end of a page of accesses. This prevents the au-
toprecharge from occurring following a READ or WRT command.
The following factors apply to the address shifting process for the
’C6211/C6711:
-
The address shift is controlled completely by the column size field
(SDCSZ), and is unaffected by the bank and row size fields. The bank and
row size are used internally to determine whether a page is opened
-
EA12 is connected directly to A10 signal, instead of using a dedicated pre-
charge pin SDA10.
Table 9–13. TMS320C6201/C6202/C6701 Byte Address to EA Mapping for
SDRAM RAS and CAS
EMIF
Pins
E
A
[21:17]
E
A
16
E
A
15
E
A
14
E
A
13
S
D
A
10
E
A
11
E
A
10
E
A
9
E
A
8
E
A
7
E
A
6
E
A
5
E
A
4
E
A
3
E
A
2
SDRAM
Pins
SDRAM
Width
SDWID
DRAM
Cmd
A
13
A
12
A
11
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
Address
bit
x16
1
RAS
23
22
21
20
19
18
17
16
15
14
13
12
11
10
bit
CAS
23
22
21
20
19
18
9
8
7
6
5
4
3
2
Address
bit
x8
0
RAS
23
22
21
20
19
18
17
16
15
14
13
12
11
bit
CAS
23
22
21
20
10
9
8
7
6
5
4
3
2
Legend:
Bit is internally latched during an ACTV command.
Reserved for future use. Undefined.
Note:
The RAS and CAS values indicate the bit of the byte address present on the corresponding EA pin during a RAS or CAS
cycle.