Overview
7-3
Host-Port Interface
As with the ‘C6201/’C6701 HPI, the ’C6211/C6711 HPI allows an external host
processor to perform read and write accesses from/to the ‘C6211/C6711 ad-
dress space. Unlike the ‘C6201 HPI interface which uses the DMA auxiliary
channel to perform accesses, the ’C6211/C6711 the HPI ties directly into inter-
nal address generation hardware. No specific EDMA channel is used for per-
forming ’C6211/C6711 HPI accesses. Instead, the internal address generation
hardware handles the read/write requests and accesses.
Figure 7–2. TMS320C6211/C6711 Block Diagram
Data path 2
External
memory
interface
(EMIF)
Multichannel
buffered
serial port 1
(McBSP 1)
Multichannel
buffered
serial port 0
(McBSP 0)
Host port
interface
(HPI)
Power down logic
Enhanced
DMA
controller
Timer 1
Timer 0
L1P
controller
L1P cache direct mapped
4K bytes
L1
S1
M1
D1
D2
M2
S2
L2
A register file
Data path 1
B register file
Interrupt control
CPU core
Instruction fetch
Instruction dispatch
Instruction decode
In-circuit emulation
Control registers
L2 memory
4 banks
64 Kbytes
L1D
controller
L1D cache
2-way set
associative
4K bytes
’C6211/C6711 Digital Signal Processor