Index
Index-10
internal data RAM address mapping
internal master address register
internal memories
internal memory
internal memory and cache configurations available
on the current TMS320C6000
Internal Memory Block Diagram, figure
Internal Memory Control Register Fields,
figure
internal memory control registers
internal memory control registers addresses
internal peripheral bus interrupt selector
registers
internal program memory
modes
internal program RAM
internal program RAM address mapping
Internal Program RAM Address Mapping in Memory
Mapped Mode, table
internal program space
internal transfer controller
interrupt
channel interrupt enable register (CIER)
channel interrupt pending register (CIPR)
configuring
default mapping
EDMA generation
EDMA servicing
EMIF SDRAM timer
external pin
host port host to DSP
multiplexer register
polarity register
registers
SDINT
signal timing
source between DSPINT and XFRCT
counter
sources
TCC to DMA mapping
timer 0
xBHC register field DSPINT
interrupt
EDMA transfer complete code
timer 1
interrupt enable register
interrupt multiplexer high register diagram,
figure
interrupt multiplexer low register diagram,
figure
interrupt pending register
interrupt processing
Interrupt selector
interrupt selector
interrupt sources
interrupt the CPU
interrupts
CPU
DSPINT
timer
introduction
TMS320 family overview
invalidating a block of data
invalidating a block of data in the L1D
invalidating data in the L1D
invalidation, L2
J
JTAG emulator
buffered signals
connection to target system
no signal buffering
pod interface
L
L1 program cache controller
L1D
2–way set associative cache diagram,
figure
address allocation, figure
data cache mode settings
description
flush word count register fields
L1D cache
L1D flush base address
L1D Flush Base Address Register Fields,
figure
L1DFBAR and L1DFWC registers
L1P
address allocation figure
description