Index
Index-6
EMIF to SRAM interface, figure
EMU0/1
configuration
emulation pins
IN signals
rising edge modification
EMU0/1 signals
15-2, 15-5, 15-6, 15-11, 15-16
emulation
JTAG cable
timing calculations
emulation halt
emulator
connection to target system, JTAG mechanical
dimensions
designing the JTAG cable
emulation pins
signal buffering
target cable, header design
emulator mode, direct memory access (DMA)
emulator pod, JTAG timings
enabling counting
endianness
data memory
direct memory access
enhanced data memory controller
enhanced direct memory access (EDMA)
enhanced DMA
enhanced DMA controller
ER bit
error condition
ESIZE
ESIZE field
even N parameters
event
chaining EDMA channels
McBSP0 receive
McBSP0 transmit
Event Clear Register (ECR), figure
event clear register (ECR)
Event Enable Register (EER), figure
event enable register (EER)
event encoder
event flags
Event Processing and EDMA Control
Registers
Event Register (ER), figure
event register (ER)
Event Set Register (ESR), figure
event set register (ESR)
event set register, ESR
event–triggered EDMA
events, synchronization
example, dual–phase frame
Example of the Expansion Bus Interface to Four
8–Bit FIFOs, figure
Example of the Expansion Bus Interface to Two
16–Bit FIFOs, figure
examples
DMA single frame transfer
DMA transfer
transfer with frame synchronization
two–dimensional block transfer with frame
sync
expansion bus
’C6202 master
’C6202 slave on
arbitration
block diagram
boot configuration, pullup and pulldown
resistors
boot configuration control
data
data (XBD) register
data register
description
external address
external address (XBEA) register
external address register
global control register
global control register fields
host channel
host port control
host port interface control register
host port registers
I/O port operation
interface in the TMS320C6202, block
diagram
internal master address (XBIMA) register
internal master address register
internal slave address
internal slave address (XBISA) register
internal slave address register
pin description
asynchronous host port mode
synchronous host port mode