Index
Index-2
asynchronous mode
asynchronous or synchronous FIFOs
asynchronous peripheral FIFO interface
asynchronous peripherals
asynchronous read timing example, figure
auto–initialization feature
autoincrement
auxiliary port
B
B register file
background refreshes
bank collision
base address register
big endian (BE)
bit descriptions, HPI control register
bit ordering
bits, HOLD and HOLDA
block, definition
block diagram
EMIF
expansion bus
externalmemory interface in the
TMS320C6201/C6701
host port interface
internal memory
McBSP
timers
TMS320C6201/6202/6701
TMS320C6201/C6701
TMS320C6201/C6701 program memory
controller
TMS320C6202 data memory controller
TMS320C6202 program memory controller
TMS320C6211
block transfer
block transfers
Boot configuration
boot configuration
boot mode pins
boot process
HPI boot process
memory at reset address
memory map
overview
ROM boot process
TMS320C6211 summary
boot configuration control via expansion bus
bootload
note on program memory
TMS320C6202
bootload operation
BSP serial port control extension register (SPCE)
CLKP bit
FSP bit
buffered signals, JTAG
buffering
bus arbitration scheme
bus arbitration signals
bus connections between the CPU, internal
memories, and the enhanced DMA
bus data
bus devices
bus protocol
buses
data
external
HPI access
byte enable pins
C
cable, target system to emulator
cable pod
cache
architecture
bypass
fetch packet figure
flush
logical mapping of address
miss
usage of CPU address
cache , flush
Cache Configuration Register (CCFG)
cache configuration register (CCFG)
Cache Configuration Register Field Description,
table
cache data
cache data request
cache, freeze
cache hit
cache miss
cache operation