Additional Power-Saving Modes for the TMS320C6202
14-7
Power-Down Logic
Table 14–4 lists and describes the fields in the TMS320C6202 peripheral
power-down memory-mapped register.
Table 14–4. Description of TMS320C6202 Power-Down Control Fields
Field
Description
Section
PDDMA
Enable/disable internal DMA clock
PDDMA=0:
internal DMA clock allowed to clock
PDDMA=1:
internal DMA clock disabled. DMA is not functional
14.3
PDEMIF
Enable/disable internal EMIF clock
PDEMIF=0:
internal EMIF clock allowed to clock
PDEMIF=1:
Internal EMIF clock disabled. EMIF is not functional. The HOLD
condition which exists at power down will remain active and
external clocks continue to clock.
14.3
PDMCSP0
Enable/disable internal McBSP0 clock
PDMCSP0=0: Internal McBSP0 clock allowed to clock.
PDMCSP0=1: Internal McBSP0 clock disabled. McBSP0 is not functional.
14.3
PDMCSP1
Enable/disable internal McBSP1 clock
PDMCSP1=0: internal McBSP1 clock allowed to clock.
PDMCSP1=1: internal McBSP1 clock disabled, McBSP1 is not functional.
14.3
PDMCSP2
Enable/disable internal McBSP2 clock
PDMCSP2=0: internal McBSP2 clock allowed to clock
PDMCSP2=1: internal McBSP2 clock disabled, McBSP2 is not functional
14.3