Overview
4-2
4.1
Overview
Figure 4–1 illustrates how the L1P, L1D, and L2 are arranged in the
TMS320C6211/C6711. Figure 4–2 illustrates the bus connections between
the CPU, internal memories, and the enhanced DMA for the ’C6211, and.
Figure 4–1. TMS320C6211/C6711 Block Diagram
L1P cache
direct mapped
4K bytes
L2 memory
4 banks
64K bytes
L1D cache
2-way set
associative
4K bytes
Timer 0
Timer 1
Enhanced
DMA
controller
Power down logic
External
memory
interface
(EMIF)
Multichannel
buffered
serial port 1
(McBSP 1)
Host port
interface
(HPI)
C6200B CPU
Data path 2
B register file
L2
S2
M2
D2
Data path 1
A register file
L1 S1 M1 D1
Instruction fetch
Instruction dispatch
Instruction decode
Control
registers
In-circuit
emulation
Interrupt control
Multichannel
buffered
serial port 0
(McBSP 0)
Table 4–1. TMS320C6211/C6711 Internal Memory Configurations
Device
CPU
Internal
Memory
Architecture
Total Memory
(Bytes)
Program Memory
(Bytes)
Data Memory
(Bytes)
Unified Memory
(Bytes)
’C6211/
C6711
6200
Harvard (L1)
Unified (L2)
72K
4K (cache)
4K (cache)
64K (map/cache)
Table 4–2. TMS320C6211/C6711 Cache Architectures
Cache Space
Size (Bytes)
Associativity
Line Size (Bytes)
L1P
4K
Direct mapped
64
L1D
4K
2-way
32
L2
64K
1- to 4-way
128