Index
Index-15
EMIF SDRAM timing
event
event clear
event enable
event processing
event set
expansion bus
data
external address
host port interface control
internal slave address
expansion bus external address
expansion bus FIFO control
expansion bus global control
expansion bus host port
expansion bus host port interface control
expansion bus internal master address
external interrupt polarity register
flush word count
general purpose
host-port interface
HPI control
HPIC
internal memory control
interrupt
interrupt multiplexer
L1D , flush base address
L1D flush base address
L1P, flush word count
L1P flush base address
L2 CE space allocation
L2 flush base address
L1D flush word count
L2 flush word count
McBSP interface
memory attribute
memory attribute register (MAR)
mode register set
multichannel buffered serial port
multichannel control register (MCR)
page information
pin control register (PCR)
receive buffer register (RBR)
receive channel enable register (RCER)
receive control register (RCR)
receive shift register (RSR)
reload
sample rate generator register (SRGR)
serial port control register (SPCR)
space control
timer
timer counter
timer period
transfer counter
transmit channel enable register (XCER)
transmit control register (XCR)
transmit shift register (XSR)
writing to EMIF
XCE space control
XCE1 space control
XCE2 space control register
relevant registers (single frame transfer)
reload field
reload parameters
reloading element count
remote access servers (RAS)
reset
device
McBSP
memory access through HPI
sample rate generator
serial port
resetting the timer
resource arbitration
REVT0
REVT1
ROM
16-bit
modes
run/stop operation
RUNB, debugger command
RUNB_ENABLE, input
S
sample rate generator
clocking and framing
reset procedure
register
sample rate generator reset
SBSRAM
interface
reads
write
scan path linkers
secondary JTAG scan chain to an SPL