Index
Index-17
SPI Protocol: CLKSTP
SRC Address
SRC address parameter updates
SRC/DST Address
SRC/DST address updates
standard McBSP operation
stop operation
straight, unshrouded, 14-pin
subline index
SUM/DUM fields
summary, TMS320C6211 boot configuration
summary of ’C6211 memory map
switching from one peripheral to the next
synchronization
frame (block)
frame phases
read/write
synchronization of EDMA transfers
synchronizing event
synchronous
interface
memory types
Synchronous burst SRAM (SBSRAM)
synchronous burst SRAMs (SBSRAMS)
Synchronous DRAM (SDRAM)
synchronous DRAM (SDRAM)
synchronous host port mode
synchronous master/slave interface
synchronous mode
synchronous–burst SRAM (SBSRAM)
T
T1 standards
tag data
tag RAM
target cable
target system, connection to emulator
TCC value
TCINT bit
TCK signal
15-2, 15-3, 15-5, 15-6, 15-11, 15-16,
TDI signal
15-2, 15-3, 15-4, 15-5, 15-6, 15-7,
TDM serial port control register (TSPC)
TXM bit
XRDY bit
TDM serial port interface
TDO output
TDO signal
15-3, 15-4, 15-6, 15-7, 15-17, 15-23
test bus controller
test clock
The Bus Master Reads a Burst of Data From the
‘C6202, figure
The Expansion Bus Interface in the TMS320C6202
Block Diagram, figure
The Expansion Bus Master Writes a Burst of Data to
the ‘C6202, figure
time events
timer
timer control register
timer control register field description, table
timer interrupt
timer operation in clock mode, figure
timer operation in pulse mode, figure
timers
block diagram
clock source selection
counter register
counting
emulation operation
enabling counting
interrupts
overview
period register
pulse generation
register boundary conditions
registers
resetting
timing, requirements
timing calculations
timing diagram, expansion bus master writes a burst
of data
Timing Diagrams for Asynchronous Host Port Mode
of the Expansion Bus, figure
Timing Diagrams for Bus Arbitration
XHOLD/XHOLDA (Internal bus arbiter is
disabled), figure
timing of external interrupt related signals,
figure
TINT0