Overview of TMS320C6000 Peripherals
1-8
1.5
Overview of TMS320C6000 Peripherals
Peripherals available on the TMS320C6000 devices are shown in Table 1-2.
Table 1–2. TMS320C6000 Peripherals
Peripheral
C6201
C6202
C6211
C6701
C6711
Direct memory access (DMA)
controller
Y
Y
N
Y
N
Enhanced direct memory access
(EDMA) controller
N
N
Y
N
Y
Host-port interface (HPI)
Y
N
Y
Y
Y
Expansion bus
N
Y
N
N
N
External memory interface (EMIF)
Y
Y
Y
Y
Y
Boot configuration
Y
Y
Y
Y
Y
Multichannel buffered serial ports
(McBSPs)
2
3
2
2
2
Interrupt selector
Y
Y
Y
Y
Y
32-bit timers
2
2
2
2
2
Power-down logic
Y
Y
Y
Y
Y
The user-accessible peripherals are configured via a set of memory-mapped
control registers. The peripheral bus controller performs the arbitration for ac-
cesses of on-chip peripherals. The Boot Configuration logic is interfaced
through external signals only, and the Power-down logic is accessed directly
by the CPU.
Figure 1-1 shows the peripherals in the block diagram for the TMS320C6201,
‘C6202, and ‘C6701 devices. Figure 1-2 shows a block diagram for the
TMS320C6211 and ’C6711 devices.