Index
Index-1
Index
14-pin connector, dimensions
14-pin header
header signals
JTAG
2–bit data delay used to discard framing bit,
figure
’320C6000 devices, features
A
A register file
AC97 bit timing near fram synchronization,
figure
AC97 dual–phase frame format, figure
access
asynchronous
DMA to program memory
host
host read/write
read
ROM mode
TMS320C6202 read/write
write
access off–chip peripherals
address
logical mapping of cache
memory mapped
address allocation, L1P
address and data registers
address generation
direct memory access
using frame index
programmable
sorting
transferring a large single block
address generation hardware
address mapping
internal data RAM
RAM in cache mode
address modification
address phase (Ta)
Address pin EA[12]
address range
address shift
address signals
address space
address update mode
addresses must be aligned
adjustment, address
alignment
analog interface chips (AICs)
applications
TMS320 family
TMS320C6x family
arbitration mode
architecture
cache
TMS320C6000
internal memory
memory
RAM–based
register–based
two level memory
arithmetic logic units ( ALUs)
array, definition
asynchronous
configuration
devices
interface
asynchronous host port mode
asynchronous interface
reads
ready input
writes