Boot Configuration
10-4
Table 10–1. Boot Configuration Summary (Continued)
BOOTMODE [4:0]
Boot Process
Memory at Address 0
Memory
Map
10010
MAP 0
32-bit asynchronous with default timing
16-bit ROM with default timings
10011
MAP 0
1/2x rate SBSRAM
16-bit ROM with default timings
10100
MAP 0
1x rate SBSRAM
16-bit ROM with default timings
10101
MAP 1
Internal
16-bit ROM with default timings
10110
Reserved
10111
Reserved
11000
MAP 0
SDRAM: four 8-bit devices (SDWID = 0)
32-bit ROM with default timings
11001
MAP 0
SDRAM: two 16-bit devices (SDWID = 1)
32-bit ROM with default timings
11010
MAP 0
32-bit asynchronous with default timing
32-bit ROM with default timings
11011
MAP 0
1/2x rate SBSRAM
32-bit ROM with default timings
11100
MAP 0
1x rate SBSRAM
32-bit ROM with default timings
11101
MAP 1
Internal
32-bit ROM with default timings
11110
Reserved
11111
Reserved
The TMS320C6201 and ’C6701 devices latch their boot configuration setting
at reset from dedicated BOOTMODE pins.
The TMS3206202 latches its boot configuration from five data lines of the ex-
pansion bus, XD[4:0]. The XD[4:0] lines directly map to BOOTMODE[4:0], and
should be configured using external pull-up and pull-down resistors.
The TMS320C6211/C6711 latches its boot configuration from the host-port
data lines. Only two of the five BOOTMODE bits are required because the
’C6211/C6711 only has one memory map, which places internal memory at
address 0. The HD[4:3] pins map to the BOOTMODE[4:3] pins. The complete
boot configuration shown in Table 10–1 can be significantly reduced for the
’C6211/C6711 as shown in Table 10–2. External pull-down resistors should be
used on HD[4:3] to configure the boot mode.