Index
Index-5
direct memory access (DMA) controller
direct memory access (EDMA)
direct memory access channels
direct memory access controller
direct–mapped cache
DMA.
See direct memory access
DMA auxiliary channel
DMA bus controller
DMA channel control register
DMA channel primary control register
figure
DMA channel secondary control registers,
figure
DMA channel transfer counter register, figure
DMA controller
access to program memory
DMA controller interconnect to
TMS320C6201/C6701 memory mapped
modules, figure
DMA global count reload register used as a transfer
counter reload, figure
DMA global index register
DMA interrupt mapping
double-rate clock
double-rate ST-BUS clock
DSPINT
dual–phase frame example
DUM/SUM
DuPont connector
E
E1 standards
EDMA
performance
QDMA
transfer parameters
EDMA Channel Association with Sync Events,
table
EDMA Channel Options Field Description,
table
EDMA channel transfer
EDMA channels
EDMA control registers, table
EDMA Controller, figure
EDMA controller
1-10, 6-6, 6-8, 6-25, 6-28, 6-32,
EDMA DST Address Parameter Updates,
table
EDMA Element and Frame/Line Count Updates,
table
EDMA interrupt generation
EDMA interrupt servicing by the CPU
EDMA parameter RAM
EDMA Parameter RAM Contents, table
EDMA SRC Address Parameter Updates,
table
EDMA stalls
EDMA terminology
EDMA transfer
initiating
EDMA transfers, synchronization of
EDMA transfers, linking
EDMA_TCC10
EDMA_TCC11
EDMA_TCC8
EDMA_TCC9
effects of a power down
element index (EIX)
element and frame/line count updates
Element Count
element count
element count reload
element count (EC)
element count reload
element index
element index (EIX
element index (EIX)
element length
Element size
element size
element transfer
element transfers
Element/(Frame/Line) Index
EMA transfer parameter entry
EMIF global control register diagram, figure
EMIF to 16–bit ROM interface, figure
EMIF to 8–bit ROM interface, figure