EMIF Registers
9-9
External Memory Interface
9.3
EMIF Registers
Control of the EMIF and the memory interfaces it supports is maintained through
memory-mapped registers within the EMIF. The memory-mapped registers are
listed in Table 9–2.
Table 9–2. EMIF Memory-Mapped Registers
Byte Address
Name
0180 0000h
EMIF global control
0180 0004h
EMIF CE1 space control
0180 0008h
EMIF CE0 space control
0180 000Ch
Reserved
0180 0010h
EMIF CE2 space control
0180 0014h
EMIF CE3 space control
0180 0018h
EMIF SDRAM control
0180 001Ch
EMIF SDRAM timing register
9.3.1
Global Control Register
The EMIF global control register (shown in Figure 9–6 and summarized in
Table 9–3) configures parameters common to all the CE spaces.
Figure 9–6. EMIF Global Control Register Diagram
31
16
Reserved
R, +0000 0000 0000 0000 00
15
14
13 12
11
10
9
8
7
6
5
4
3
2
1
0
Rsv
Rsv
Rsv
BUS
REQ
{
ARDY
HOLD
HOLDA
NOHOLD
SDCEN
‡
SSCEN
‡
CLK1EN
CLK2EN
§
SSCRT
§‡
RBTR8
‡
MAP
‡
R,+0
RW,+0
R,+11
R, +0
R, +x
R, +x
R, +0
RW, +0
RW, +1
RW, +1
RW, +1
RW, +1
RW, +0
RW, +0
R, +x
† Field exists only in ’C6211/C6711
‡ Fields do not exist in ’C6211/C6711
§ Fields do not exist in ’C6202.