DMA Registers
5-11
Direct Memory Access (DMA) Controller
The DMA channel secondary control register of the ‘C6202 has been expand-
ed to include three new fields: WSPOL, RSPOL, and FSIG. This field is used
to add control to a frame-synchronized data transfer. The ‘C6202 secondary
control register is shown in Figure 5–4; the new field is shown in gray.
Table 5–5 describes the possible configurations of the new field.
Figure 5–4. TMS320C6202 Secondary Control Register
31 22
21
20
19
18
16
Reserved
WSPOL
RSPOL
FSIG
DMAC
R, +0
RW, +0
RW, +0
RW, +0
RW, +000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WSYNC
CLR
WSYNC
STAT
RSYNC
CLR
RSYNC
STAT
WDROP
IE
WDROP
COND
RDROP
IE
RDROP
COND
BLOCK
IE
BLOCK
COND
LAST
IE
LAST
COND
FRAME
IE
FRAME
COND
SX
IE
SX
COND
RW, +0
RW, +0
RW, +0
RW, +0
RW, +0
RW, +0
RW, +0
RW, +0
RW, +1
RW, +0
RW,+0
RW,+0
RW, +0
RW, +0
RW,+0
RW,+0
Table 5–5. Synchronization Configuration Options
Field
Description
Section
WSPOL/
RSPOL
Synchronization event polarity.
Selects the polarity of an external sync event:
1 = active low, 0 = active high
This field is valid only if EXT_INTx is selected.
5.6.3
FSIG
Frame sync ignore.
Setting FSIG = 1 causes the DMA channel to
ignore any event transitions during a current
burst. Synchronization is level triggered instead
of edge triggered.
5.6.3