McBSP Interface Signals and Registers
11-10
Table 11–5.
Serial Port Control Register (SPCR) Field Descriptions (Continued)
Name
Section
Function
CLKSTP
Clock stop mode
CLKSTP = 0Xb: Clock stop mode disabled. Normal clocking enabled for non-SPI
mode.
Clock stop mode enabled for various SPI
t
modes when:
CLKSTP = 10b and CLKXP = 0: Clock starts with rising edge without delay.
CLKSTP = 10b and CLKXP = 1: Clock starts with falling edge without delay.
CLKSTP = 11b and CLKXP = 0: Clock starts with rising edge with delay.
CLKSTP = 11b and CLKXP = 1: Clock starts with falling edge with delay.
11.7
DXENA
DX Enabler – applicable only for the ’C6211/C6711 device. Enable extra delay
for DX turn-on time. This bit controls the Hi-Z enable on the DX pin, not the data
itself, so only the first bit of data is delayed.
DXENA = 0: DX enabler is off.
DXENA = 1: DX enabler is on.
11.6.4