SDRAM Interface
9-22
Figure 9–16. TMS320C6201/C6202/C6701 EMIF to 64M-Bit SDRAM Interface
V
CC
16M-bit
SDRAM
D[31:0]
A[9:0]
A[10]
A[11]
DQM[3:0]
CKE
WE
CAS
RAS
CLK
CS
(EMIF)
interface
memory
External
ED[31:0]
EA[11:2]
SDA10
EA[13]
BE[3:0]
SDWE
SDCAS
SDRAS
Clock
†
CEn
† Clock=SDCLK for ’C6201/C6701.
Clock=CLKOUT2 for ’C6202.
Table 9–9. TMS320C6201/C6202/C6701 SDRAM Memory Population†
SDRAM
Size
SDRAM
Banks
SDRAM
Width
Devices
per CE Space
Memory Size
per CE Space
16M bit
2
16 bits
2
4M bytes
16M bit
2
8 bits
4
8M bytes
64M bit
4
16 bits
2
16M bytes
† The ’C6211/C6711 is not limited to these configurations because of larger possible CE spaces
and programmable address shift.