Overview
8-4
Figure 8–2. The Expansion Bus Interface in the TMS320C6202 Block Diagram
Interrupt control
Control registers
Data path B
External
memory
interface
(EMIF)
Multi-channel
buffered
serial port 0
(McBSP 0)
Multi-channel
buffered
serial port 1
(McBSP 1)
Expansion
bus
Direct memory access
controller (DMA)
Timer 0
Timer 1
Program
access/
cache
controller
Internal program memory
1 block program/cache 1
block mapped program
(128k bytes each)
(256k bytes total)
.L1
.S1
.M1
.D1
.D2
.M2
.S2
.L2
A register file
Data path A
B register file
C6200B CPU
Instruction fetch
Instruction dispatch
Instruction decode
In-circuit emulation
Data access
controller
Internal data
memory
(128k bytes)
2 blocks
4 blocks
each
C6202 digital signal processor
Power down
logic
DMA
buses
Program bus
Data bus
1
2