Overview
9-3
External Memory Interface
Figure 9–1. External Memory Interface in the TMS320C6201/C6202/C6701BlockDiagram
TMS320C6000
Program memory/cache
Program memory controller
EMIF
PLL
Host port
DMA
controller
controller
bus
Peripheral
EMIF control
DMA control
HPI control
McBSPs
Interrupt selector
Timers
Data memory
controller
Data memory
CPU core
2
Data path
1
Data path
Instruction decode
Instruction dispatch
Program fetch
down
Power
Boot
configuration
Figure 9–2. External Memory Interface in the TMS320C6211/C6711BlockDiagram
L1P cache
direct mapped
4K bytes
L2 memory
4 banks
64K bytes
L1D cache
2–way set
associative
4K bytes
Timer 0
Timer 1
Enhanced
DMA
controller
Power down logic
External
memory
interface
(EMIF)
Multichannel
buffered
serial port 1
(McBSP 1)
Host port
interface
(HPI)
CPU core
Data path 2
B register file
L2
S2
M2
D2
Data path 1
A register file
L1 S1 M1 D1
Instruction fetch
Instruction dispatch
Instruction decode
Control
registers
In–circuit
emulation
Interrupt control
Multichannel
buffered
serial port 0
(McBSP 0)