Copyright © Siemens AG 2016. All rights reserved
189
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
-
The XHIF master must force READY if READY is not output (i.e.
cancel access) and initiate an error signal (interrupt).
2.3.6.3 Address Mapping
Start_Address End_Address
Modul/Memory_Name
0h
FCh
HOSTIF
Module
Register/Memory
Read
Write
AHB-
Master
Address
Ext. Host
XHIF_XCS_R
Address
1)
/HOSTIF
HOST_CONTROL r
w
0h
not acces-
sable
IP_VERSION
r
40h
IP_DEVELOPMENT r
44h
ACCESS_ERROR r
(w)
48h
XHIF_CONTROL
rh
w
70h
XHIF_0_P0_RG
r
(w)
80h
0h
XHIF_0_P0_OF
r
(w)
84h
4h
XHIF_0_P0_CFG r
w
88h
8h
XHIF_0_P1_RG
r
(w)
90h
10h
XHIF_0_P1_OF
r
(w)
94h
14h
XHIF_0_P1_CFG r
w
98h
18h
XHIF_0_P2_RG
r
(w)
A0h
20h
XHIF_0_P2_OF
r
(w)
A4h
24h
XHIF_0_P2_CFG r
w
A8h
28h
XHIF_0_P3_RG
r
(w)
B0h
30h
XHIF_0_P3_OF
r
(w)
B4h
34h
XHIF_0_P3_CFG r
w
B8h
38h
XHIF_0_VERSION r
BCh
3Ch
XHIF_1_P0_RG
r
(w)
C0h
40h
XHIF_1_P0_OF
r
(w)
C4h
44h
XHIF_1_P0_CFG r
w
C8h
48h
XHIF_1_P1_RG
r
(w)
D0h
50h
XHIF_1_P1_OF
r
(w)
D4h
54h
XHIF_1_P1_CFG r
w
D8h
58h
XHIF_1_P2_RG
r
(w)
E0h
60h
XHIF_1_P2_OF
r
(w)
E4h
64h
XHIF_1_P2_CFG r
w
E8h
68h
XHIF_1_P3_RG
r
(w)
F0h
70h