
LH75400/01/10/11 (Preliminary) User’s Guide
UART2
6/17/03
20-33
20.3.2.22 Transmit Machine Mode Register
Register Bank: 2
TMD is the Transmit Machine Mode Register. The TMD Register, together with the LCR
Register, defines the transmitter operating mode.
Table 20-53. TMD Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
EED
CED
NB
CL
///
SPF
SBL2
SBL1
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
RW
RW
RW
R
R
RW
RW
RW
ADDR
0xFF 0x0C
Table 20-54. TMD Register Definitions
BITS
NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7
EED
Error Echo Disable
1 = Disables echo of characters received with errors (valid in Echo Mode only).
Echo Mode select is set in the IMD Register.
6
CED
Control Character Echo Disable
1 = Disables echo of characters recognized as control characters or
address characters in
µ
LAN Mode (valid in Echo Mode only).
The control character or address character is set in the ACR0 Register.
Echo Mode select is set in the IMD Register.
5
NBCL
Nine-bit Length
Works with bits [1:0] of the CLR Register to select
transmit/receive character length of nine bits. See Table 20-23.
4:3
///
Reserved
Read as zero.
2
SPF
Software Parity Force
1 = Defines the parity modes along with bits [5:3] of the LCR Register (see
Section 20.3.2.7). When software parity is enabled (see Table 20-21),
the software must determine the parity bit through the TxF Register on
transmission or check the parity bit in RxF upon reception. See
Table 20-23.
1:0
SBL2, SBL1
Stop Bit Length
Works with bit [2] of the LCR Register to define the stop bit
length. For parity modes supported by the LCR Register, see Table 20-21.