
LH75400/01/10/11 (Preliminary) User’s Guide
Vectored Interrupt Controller
6/17/03
10-9
10.2.2 VIC Register Definitions
10.2.2.1 IRQ Status Register
IRQStatus is the IRQ Status Register. This Read Only register provides the status of inter-
rupts [31:0] after IRQ masking.
VectCtrl 12
0x230
RW
0x00
Vector Control 12 Register
VectCtrl 13
0x234
RW
0x00
Vector Control 13 Register
VectCtrl 14
0x238
RW
0x00
Vector Control 14 Register
VectCtrl 15
0x23C
RW
0x00
Vector Control 15 Register
///
0x300
Reserved
///
0x304
Reserved
///
0x308
Reserved
///
0x30C
R
0x0
Reserved
///
0x310
Reserved
Table 10-2. VIC Register Summary (Cont’d)
NAME
ADDRESS OFFSET TYPE
RESET
VALUE
DESCRIPTION
Table 10-3. IRQStatus Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
IRQStatus
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
IRQStatus
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
ADDR
0xFF
0x000
Table 10-4. IRQStatus Register Definitions
BIT
NAME
DESCRIPTION
31:0
IRQStatus
Interrupt Status After Masking
Shows the status of the interrupts after
masking by the IntEnable and IntSelect Registers.
0 = Interrupt is not active.
1 = Interrupt is active and generates an IRQ exception to the ARM7TDMI-S core.
Bits [31:0] correspond to the interrupt order in the Interrupt Assignments
Table (see Table 10-1).