
LH75400/01/10/11 (Preliminary) User’s Guide
UART2
6/17/03
20-43
20.3.2.32 Timer Interrupt Enable Register
Register Bank: 3
TMIE is the Timer Interrupt Enable Register for the timer block. The TMIE Register masks-
out interrupt requests generated by the status bits of the TMST Register.
Table 20-73. TMIE Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
TBIE TAIE
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
RW
RW
ADDR
0xFF 0x18
Table 20-74. TMIE Register Definitions
BITS
NAME
DESCRIPTION
31:3
///
Reserved
Do not modify. Read as zero.
2
TBIE
Timer A Expired Interrupt Enable
Enables Interrupt on TAEx bit of TMST.
1
TAIE
Timer B Expired Interrupt Enable
Enables Interrupt on TBEx bit of TMST.