
LH75400/01/10/11 (Preliminary) User’s Guide
UART2
6/17/03
20-27
20.3.2.16 Receive Command Register
Register Bank: 1
RCM is the Receive Command Register. The RCM Register controls the operation of the
receive machine. The active bits used in this register are Write Only.
NOTE: The reset value of this register’s bits is indeterminate
.
Table 20-41. RCM Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
RXE RXDI FRM
FRF
LRF
ORF
///
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
R
R
R
R
R
R
R
R
W
W
W
W
W
W
R
R
ADDR
0xFF 0x14
Table 20-42. RCM Register Definitions
BITS NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7
RXE
Receive Enable
1 = Enables the reception of characters.
6
RXDI
Receive Disable
1 = Disables the reception of data on RXD pin. RxDI takes priority over RxE in
disabling the reception of characters.
5
FRM
Flush Receive Machine
1 = Resets the receiver logic, except registers and FIFOs, enables reception, and
unlocks the receive FIFO.
4
FRF
Flush Receive FIFO
Setting this bit clears the Rx FIFO.
3
LFR
Lock Rx FIFO
1 = Disables the write mechanism of the Rx FIFO, so that characters subsequent-
ly received are lost (not written to the Rx FIFO). Reception is not disabled and
complete status/event reporting continues.
Use this command in the
µ
LAN Mode to disable loading of characters into the
RxFIFO, until an address match is detected. LRF takes priority over ORF in
locking Rx FIFO.
2
ORF
Open (unlock) Rx FIFO
1 = Enables (unlocks) the Rx FIFO write mechanism.
1:0
///
Reserved
Read as zero.