
LH75400/01/10/11 (Preliminary) User’s Guide
Color Liquid Crystal Display Controller
7/15/03
13-17
13.3.2.7 Interrupt Enable Register
INTRENABLE is the Interrupt Enable Register. Setting bits within this register enables the
corresponding raw interrupt Status bit values to be passed to the Raw Interrupt Status
Register (see Chapter 13). The active bits used in this
register are Read/Write.
Table 13-20. INTRENABLE Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
MBERRIN
T
RENB
VCOMPINT
RENB
LNBUIN
TRENB
F
U
FINT
RENB
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
RW
RW
RW
RW
R
ADDR
0xFF 0x18
Table 13-21. INTRENABLE Register Definitions
BIT
NAME
DESCRIPTION
31:5
///
Reserved
Writing to these bits has no effect. Reading returns 0.
4
MBERRINTRENB
AHB Master Error Interrupt Enable
1 = Enables the AHB Master Error Interrupt to be passed to the
Raw Interrupt Status Register.
3
VCOMPINTRENB
Vertical Compare Interrupt Enable
1 = Enables the Vector Compare Interrupt to be passed to the Raw
Interrupt Status Register.
2
LNBUINTRENB
Next Base Update Interrupt Enable
1 = Enables the Next Base Update Interrupt to be passed to the
Raw Interrupt Status Register.
1
FUFINTRENB
FIFO Underflow Interrupt Enable
1 = Enables the FIFO Underflow Interrupt to be passed to the Raw
Interrupt Status Register.
0
///
Reserved
Writing to this bit has no effect. Reading returns 0.