
LH75400/01/10/11 (Preliminary) User’s Guide
Register Map
6/17/03
26-11
26.13 SSP Registers
Base address: 0xFFFC6000
NOTE:
All other address locations are reserved and must not be used during normal operation.
26.14 UART0 and UART1 Registers
UART0 Base Address: 0xFFFC0000
UART1 Base Address: 0xFFFC1000
Table 26-15. SSP Register Summary
NAME
ADDRESS
OFFSET
TYPE
RESET
VALUE
DESCRIPTION
CTRL0
0x000
RW
0x0000
Control Register 0
CTRL1
0x004
RW
0x0000
Control Register 1
DR
0x008
RW
0x0000
Receive FIFO (Read)/Transmit FIFO (Write)
SR
0x00C
R
0x03
Status Register
CPSR
0x010
RW
0x00
Clock Prescale Register
IIR/ICR
0x014
RW
0x0
Interrupt Identification Register (read)/Interrupt
Clear Register (write)
RXTO
0x018
RW
0x000
Receive Timeout Register
///
0x01C - 0xFFF
Reserved
Table 26-16. UART0 and UART1 Register Summary
NAME
ADDRESS
OFFSET
TYPE
RESET
VALUE
DESCRIPTION
DR
0x000
RW
0x---
Data read or written from the interface. It is 12 bits wide
on a read and 8 on a write.
RSR/ECR
0x004
RW
0x0
Receive Status Register (read)/Error Clear Register (write)
///
0x008 - 0x014
Reserved
FR
0x018
R
0x00000090 Flag Register (read only)
///
0x01C - 0x020
Reserved
IBRD
0x024
R
0x0000
Integer Baud Rate Divisor Register
FBRD
0x028
RW
0x00
Fractional Baud Rate Divisor Register
LCTRL_H
0x02C
RW
0x00
Line Control Register, HIGH byte
CTRL
0x030
RW
0x0300
UART Control Register
IFLS
0x034
RW
0x12
Interrupt FIFO Level Select Register
IMSC
0x038
RW
0x000
Interrupt Mask Set/Clear Register
RIS
0x03C
R
0x00-
Raw Interrupt Status Register
MIS
0x040
R
0x00-
Masked Interrupt Status Register
ICR
0x044
W
Interrupt Clear Register
DMACTRL
0x048
RW
0x00
DMA Control Register
///
0x04C - 0x07C
Reserved
///
0x080 - 0x08C
Reserved
///
0x090 - 0xFFC
Reserved