
UART2
LH75400/01/10/11 (Preliminary) User’s Guide
20-22
6/17/03
20.3.2.11 Transmit Character Flag Register
Register Banks: 1
TXF is the Transmit Flag Register
.
The active bits used in this register are Write Only.
The TXF Register holds additional components of the next character to be pushed into the
Tx FIFO. The contents of this register are pushed into the Tx FIFO with the transmit Data
Register when the CPU writes to the TxD Register.
NOTE: The reset value of this register’s bits is indeterminate.
Table 20-31. TXF Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
µ
LAN
SP
D8
///
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
R
R
R
R
R
R
R
R
W
W
W
W
W
W
W
W
ADDR
0xFF 0x04
Table 20-32. TXF Register Definitions
BITS NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7
µ
LAN
Address Marker Bit
Specifies the address marker bit and is transmitted in
µ
LAN Mode.
6
SP
Parity Bit
Specifies the parity bit for the character that is transmitted in Software
Parity Mode.
5
D8
9th Bit of Data
Specifies the 9th bit of data in a 9-bit operating mode.
4:0
///
Reserved
Only write zeros to these bits.