
LH75400/01/10/11 (Preliminary) User’s Guide
Reset, Clock, and Power Controller
7/15/03
9-11
9.3.2.6 Reset Status Clear Register
ResetStatusClr is the Reset Status Clear Register. This Write Only register clears the
Reset Status flags. When writing to this register, each HIGH data bit causes the corre-
sponding bit in the Reset Status Register to be cleared. LOW data bits have no effect on
their corresponding bit in the Reset Status register. Writing to undefined bits has no effect
on the RCPC.
NOTE: The reset value of this register’s bits is indeterminate.
Table 9-13. ResetStatusClr Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
WDTO CLR
EXT CLR
RESET
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
RW
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
ADDR
0xFF 0x14
Table 9-14. ResetStatusClr
Register Definitions
BITS FIELD NAME
DESCRIPTION
31:2
///
Reserved
Reads undefined. Write zero only.
1
WDTO CLR
Clear WDT Timeout
1 = Clears WDTO in the ResetStatus Register. Reads of this bit are
unpredictable.
0
EXT CLR
Clear External Reset
1 = Clears EXT in the ResetStatus Register. Reads of this bit are
unpredictable.