
LH75400/01/10/11 (Preliminary) User’s Guide
Timers
6/17/03
15-27
15.2.2.15 Timer 2 Interrupt Control Register
Table 15-32. INT_CTRL Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
CA
P
1
_
E
N
CA
P
0
_
E
N
C
M
P1_EN
C
M
P0_EN
OV
F
_
E
N
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
ADDR
0xFF 0x54
Table 15-33. INT_CTRL Register Definitions
BITS FIELD NAME
DESCRIPTION
31:5
///
Reserved
Read as zero.
4
CAP1_EN
Timer 2 Interrupt Enable During Capture Operation
0 = No interrupt request occurs for Capture 1.
1 = Interrupt request occurs for Capture 1.
3
CAP0_EN
Timer 2 Interrupt Enable During Capture Operation
0 = No interrupt request occurs for Capture 0.
1 = Interrupt request occurs for Capture 0.
2
CMP1_EN
Timer 2 Interrupt Enable Upon Compare 1
0 = No interrupt request occurs for Compare 1.
1 = Interrupt request occurs for Compare 1.
1
CMP0_EN
Timer 2 Interrupt Enable Upon Compare
0 = No interrupt request occurs for Compare 0.
1 = Interrupt request occurs for Compare 0.
0
OVF_EN
Timer 2 Interrupt Overflow Enable
0 = No interrupt request occurs when Counter 1 overflows.
1 = Interrupt request occurs when Counter 1 overflows.