
UART2
LH75400/01/10/11 (Preliminary) User’s Guide
20-36
6/17/03
20.3.2.25 Receive Interrupt Enable Register
Register Bank: 2
RIE is the Receive Interrupt Enable Register. The RIE Register enables interrupts from the
Rx state machine. It is used to mask out interrupt requests generated by the status bits of
the RST Register (described in Section 20.3.2.17).
Table 20-59. RIE Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
CRE
PCR
E
BKTE
BKDE
FEE
PEE
OEE
///
RESET
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
0
RW
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RO
ADDR
0xFF 0x18
Table 20-60. RIE Register Definitions
BITS NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7
CRE
Control/
LAN Address Character Recognition Interrupt Enable
1 = Enables an interrupt when the CRF bit of the RST Register is set.
6
PCRE
Programmable Control/Address Character Match Interrupt Enable
1 = Enables an interrupt on the PCRF bit of the RST Register.
5
BKTE
Break Termination Interrupt Enable
1 = Enables an interrupt on the BKT bit of the RST Register.
4
BKDE
Break Detection Interrupt Enable
1 = Enables an interrupt on the BKD bit of the RST Register.
3
FEE
Framing Error Enable
1 = Enables an interrupt on the FE bit of the RST Register.
2
PEE
Parity Error Enable
1= Enables an interrupt on the PE bit of the RST Register.
1
OEE
Overrun Error Enable
1 = Enables an interrupt on the OE bit of the RST Register.
0
///
Reserved
Read as zero.